LGT8FX8P Series - EFLASH Based MCU Overview v1.0.1

LogicGreen Technologies Co., LTD

### Functional overview

- High-performance low-power 8-bit LGT8XM core
- Advanced RISC architecture

131 instructions, more than 80% of the implementation of a single cycle

32x8 universal working register

32MHz work up to 32MIPS implementation efficiency

Internal single cycle multiplier (8x8)

Nonvolatile program and data storage space

32Kbytes chip can be programmed online FLASH program memory

2Kbytes internal data SRAM

Programmable E2PROM analog interface for byte access

A new program encryption algorithm to ensure user code security

· Peripheral controller

Two 8-bit timers with independent prescaler support compare output mode

Two 16-bit timers with independent prescaler support input capture and compare output

The internal 32KHz calibrates the RC oscillator to implement the real-time counter function

Supports up to 9 PWM outputs, 4 programmable deadband controls

12-channel 12-bit high-speed analog-to-digital converter (ADC)

- optional internal, external reference voltage
- Programmable gain (X1 / 8/16/32) Differential amplification input channel
- Automatic threshold voltage monitoring mode

Two analog comparators (ACs) that support expansion from the ADC input channels Internal 1.024V / 2.048V / 4.096V  $\pm$  1% calibrable reference voltage source

An 8-bit programmable DAC that can be used to generate a reference voltage source

Programmable Watchdog Timer (WDT)

Programmable Synchronous / Asynchronous Serial Interface (USART / SPI)

Synchronous peripheral interface (SPI), programmable master / slave operating mode

Two-wire serial interface (TWI), compatible with I2C master-slave mode

16-bit digital arithmetic acceleration unit (DSC) that supports direct 16-bit data access access

Special processor function

SWD Lens On-Chip Debug / Mass Production Interface

External interrupt source and I / O level change interrupt support

Built-in power-on reset circuit (POR) and programmable low-voltage detection circuit (LVD) I / O and package: QFP48 / 32L

Built-in 1% can be calibrated 32MHz RC oscillator, support multiplier output

Built-in 1% calibrable 32KHz RC oscillator

External support 32.768KHz and  $400\text{K} \sim 32\text{MHz}$  crystal input

6x high current push-pull drive IO, support high-speed PWM applications

# 8-bit LGT8XM

RISC Microcontroller with In-System Programmable FLASH Memory

# LGT8F88P LGT8F168P LGT8F328P

Data book Version 1.0.1

Application areas

Home appliances

Motor drive

Automatic control

• Minimum power consumption: 1uA@3.3V

working environment

Working voltage: 1.8V ~ 5.5V

Operating frequency: 0 ~ 32MHz

Operating temperature: -40C  $\sim$  +85C

HBM ESD:> 4KV

- 1 -

# Page 2

LGT8FX8P Series - EFLASH Based MCU Overview v1.0.1

LogicGreen Technologies Co., LTD

# system framework



Module name Module function

SWD Debugging module, while achieving online debugging and ISP functions

LGT8X 8bit high performance RISC kernel
E2PCTL Data FLASH access interface controller

PMU Power management module, responsible for managing the conversion between the working state of the system

PORTB / C / D / E / F Universal programmable input and output ports
DSC 16-bit digital arithmetic acceleration unit
ADC 8-channel 12-bit analog-to-digital converter
DAP Programmable Gain Differential Amplifier
IVREF 1.024V / 2.048V / 4.096V internal reference

AC0 / 1 Analog comparator

TMR0 / 1/2/3 8/16-bit timer / event counter, PWM controller

WDT Watchdog reset module SPI M / S Master slave SPI controller

TWI M / S Master-slave two-wire interface controller, compatible with I2C protocol

USART Synchronous / asynchronous serial transceiver

DAC 8-bit digital-to-analog converter

- 2 -

# Page 3

LGT8FX8P Series - EFLASH Based MCU Overview v1.0.1

LogicGreen Technologies Co., LTD

# Package definition



• • • • • • • • • • •



### Page 4

LGT8FX8P Series - EFLASH Based MCU Overview v1.0.1

LogicGreen Technologies Co., LTD

# Pin description

In the LGT8FX8P family of packages, the QFP48L package leads all pins. Other packages are bundled with multiple internal I / O on a QFP48 basis

Pin generated on the pin. Special attention should be paid when configuring pin orientation. The following table lists the bindings for the various package pins:

| QFP48 | QFP32 | Function Description                 |  |
|-------|-------|--------------------------------------|--|
| 01    |       | PD3 / INT1 / OC2B *                  |  |
|       | 01    | PD3: Programmable port D3            |  |
|       | 01    | INT1: External interrupt input 1     |  |
|       |       | OC2B: Timer 2 compare match output B |  |
|       |       | PD4 / DAO / T0 / XCK                 |  |
|       |       | PD4: Programmable port D4            |  |
|       | 02    | DAO: Internal DAC output             |  |
|       |       | T0: Timer0 external clock input      |  |

|     |    | XCK: USART Synchronous transfer clock PE4 / 0C0A * |
|-----|----|----------------------------------------------------|
| 03  | 03 | PE4: Programmable port E4                          |
|     |    | OC0A: Timer 0 compare match output A               |
|     |    | PF3 / OC3C / OC0B *                                |
| 04  |    | PF3: Programmable port F3                          |
| 04  | -  | OC3C: Timer 3 Compare Match Output C               |
|     |    | OC0B: Timer 0 compare match output B               |
|     |    | PF4 / OC1B * / ICP3                                |
| 0.5 | 02 | PF4: Programmable port F4                          |
| 05  | 03 | OC1B: Timer 1 Compare Match Output B               |
|     |    | ICP3: Timer 3 capture input                        |
| 06  | 04 | VCC                                                |
| 07  | 05 | GND                                                |
|     |    | PE5 / AC1O / CLKO *                                |
| 08  |    | PE5: Programmable port E5                          |
| 08  |    | C1O: Analog comparator AC1 output                  |
|     | 06 | CLKO: System clock output                          |
|     |    | PF5 / OC1A *                                       |
| 09  |    | PF5: Programmable port F5                          |
|     |    | OC1A: Timer 1 compare match output A               |
|     |    | PF6 / T3 / OC2A *                                  |
| 10  |    | PF6: Programmable port F6                          |
| 10  | _  | T3: Timer 3 external clock input                   |
|     |    | OC2A: Timer 2 compare match output A               |
|     |    | PB6 / XTALO                                        |
| 11  | 07 | PB6: Programmable port B6                          |
|     |    | XTALO: Crystal IO output port                      |
|     |    |                                                    |

- 4 -

# Page 5

LGT8FX8P Series - EFLASH Based MCU Overview v1.0.1

LogicGreen Technologies Co., LTD

|    |    | PB7 / XTALI                                       |
|----|----|---------------------------------------------------|
| 12 | 08 | PB7: Programmable port B7                         |
|    |    | XTALI: Crystal IO input port                      |
|    |    | PD5 / RXD * / T1 / OC0B                           |
|    |    | PD5: Programmable port D5                         |
| 13 | 09 | RXD: USART data reception (optional)              |
|    |    | T1: Timer 1 external clock input                  |
|    |    | OC0B: Timer 0 compare match output B              |
|    |    | PD6 / TXD * / OC0A                                |
| 14 |    | PD6: Programmable port D6                         |
| 14 |    | TXD: USART data sent (optional)                   |
|    | 10 | OC0A: Timer 0 compare match output A              |
|    |    | AC0P / 0C3A                                       |
| 15 |    | AC0P: Analog Comparator 0 Positive input          |
|    |    | OC3A: Timer 3 Compare Match Output A              |
|    |    | PD7 / ACXN                                        |
| 16 | 11 | PD7: Programmable port D7                         |
|    |    | ACXN: Analog Comparator 0/1 Common Negative Input |
|    |    | PF7 / OC2B                                        |
| 17 | -  | PF7: Programmable port F7                         |
|    |    | OC2B: Timer 2 compare match output B              |
|    |    | PB0 / ICP1                                        |
| 18 | 12 | PB0: Programmable port B0                         |
|    |    |                                                   |

|          |               | ICP1: Timer 1 capture input<br>PB1 / OC1A |
|----------|---------------|-------------------------------------------|
| 19       | 13            | PB1: Programmable port B1                 |
|          |               | OC1A: Timer 1 compare match output A      |
|          |               | PB2 / OC1B / SPSS                         |
| 20       | 14            | PB2: Programmable port B2                 |
| 20       | 14            | OC1B: Timer 1 Compare Match Output B      |
|          |               | SPSS: SPI Slave Mode Chip Select          |
| twenty o | one -         | GND                                       |
| twenty t | wo -          | VCC                                       |
|          |               | PB3 / MOSI / OC2A                         |
| 444      | .l 1 <i>E</i> | PB3: Programmable port B3                 |
| twenty t | inree 5       | MOSI: SPI master output / slave input     |
|          |               | OC2A: Timer 2 compare match output A      |
|          |               | PB4 / MISO                                |
| twenty f | four 16       | PB4: Programmable port B4                 |
|          |               | MISO: SPI master input / slave output     |
|          |               | PB5 / SPCK / AC1P                         |
| 25       | 17            | PB5: Programmable port B5                 |
| 25       | 1 /           | SPCK: SPI clock signal                    |
|          |               | AC1P: Analog Comparator 1 positive inpu   |

- 5 -

# Page 6

LGT8FX8P Series - EFLASH Based MCU Overview v1.0.1

LogicGreen Technologies Co., LTD

|     |        | PE7 / ADC11                                          |  |  |  |
|-----|--------|------------------------------------------------------|--|--|--|
| 26  | -      | PE7: Programmable port E7                            |  |  |  |
|     |        | ADC11: ADC analog input channel 11                   |  |  |  |
| 27  | -      | AVCC: Internal analog circuit power supply           |  |  |  |
|     |        | PE0 / SWC / APN4                                     |  |  |  |
| 20  | 1.0    | PE0: Programmable port E0                            |  |  |  |
| 28  | 18     | SWC: SWD debug interface clock                       |  |  |  |
|     |        | APN4: Differential Amplifier Reverse Input Channel 4 |  |  |  |
|     |        | PE1 / ADC6 / ACXP                                    |  |  |  |
| 20  | 10     | PE1: Programmable port E1                            |  |  |  |
| 29  | 19     | ADC6: ADC Analog Input Channel 6                     |  |  |  |
|     |        | ACXP: Analog Comparator 0/1 Common Positive Input    |  |  |  |
|     |        | PE6 / ADC10 / AVREF                                  |  |  |  |
| 20  | 20     | PE6: Programmable port E6                            |  |  |  |
| 30  | 20     | ADC10: ADC Analog Input Channel 10                   |  |  |  |
|     |        | AVREF: ADC external reference input                  |  |  |  |
| 31  |        | CVREF: ADC reference voltage output                  |  |  |  |
| 31  | -      | Only for external 0.1uF filter capacitor             |  |  |  |
| 32  | -      | AGND: Internal analog circuit ground                 |  |  |  |
|     |        | PE2 / SWD                                            |  |  |  |
| 33  | twenty | OPIC2: Programmable port E2                          |  |  |  |
|     |        | SWD: SWD debug interface data cable                  |  |  |  |
|     |        | PE3 / ADC7 / AC1N                                    |  |  |  |
| 2.4 | 44     | PE3: Programmable port E3                            |  |  |  |
| 34  | twenty | tWO ADC7: ADC analog input channel 7                 |  |  |  |
|     |        | AC1N: Analog Comparator Negative Input               |  |  |  |
|     |        | PC0 / ADC0 / APP0                                    |  |  |  |
| 25  | 44     | PC0: Programmable port C0                            |  |  |  |
| 35  | twenty | three ADC0: ADC analog input channel 0               |  |  |  |
|     |        | APP0: Differential amplifier forward input channel 0 |  |  |  |
|     |        | PC1 / ADC1 / APP1                                    |  |  |  |
|     |        | PC1: Programmable port C1                            |  |  |  |
|     |        |                                                      |  |  |  |

| 36 | twenty found: ADC Analog Input Channel 1 |                                                      |  |  |
|----|------------------------------------------|------------------------------------------------------|--|--|
|    |                                          | APP1: Differential amplifier forward input channel 1 |  |  |
|    |                                          | PC2 / ADC2 / APN0                                    |  |  |
| 37 | 25                                       | PC2: Programmable port C2                            |  |  |
| 31 | 23                                       | ADC2: ADC analog input channel 2                     |  |  |
|    |                                          | APN0: Differential amplifier reverse input channel 0 |  |  |
|    | 26                                       | PC3 / ADC3 / APN1                                    |  |  |
| 38 |                                          | PC3: Programmable port C3                            |  |  |
| 30 | 20                                       | ADC3: ADC Analog Input Channel 3                     |  |  |
|    |                                          | APN1: Differential Amplifier Reverse Input Channel 1 |  |  |

- 6 -

# Page 7

LGT8FX8P Series - EFLASH Based MCU Overview v1.0.1

LogicGreen Technologies Co., LTD

|     |    |                                                      | Logicorecii recinior |
|-----|----|------------------------------------------------------|----------------------|
|     |    | PC4 / ADC4 / SDA                                     |                      |
|     |    | PC4: Programmable port C4                            |                      |
| 39  | 27 | ADC4: ADC Analog Input Channel 4                     |                      |
|     |    | SDA: I2C controller data cable                       |                      |
|     |    | PC5 / ADC5 / SCL                                     |                      |
| 40  | 20 | PC5: Programmable port C5                            |                      |
| 40  | 28 | ADC5: ADC Analog Input Channel 5                     |                      |
|     |    | SCL: I2C controller clock line                       |                      |
|     |    | PC6 / RESETN                                         |                      |
| 41  | 29 | PC6: Programmable port C6                            |                      |
|     |    | RESETN: External reset input                         |                      |
|     |    | PC7 / ADC8 / APN2                                    |                      |
| 42  |    | PC7: Programmable port C7                            |                      |
| 42  | -  | ADC8: ADC analog input channel 8                     |                      |
|     |    | APN2: Differential Amplifier Reverse Input Channel 2 |                      |
|     |    | PF0 / ADC9 / APN3                                    |                      |
| 43  |    | PF0: Programmable port F0                            |                      |
| 73  | _  | ADC9: ADC analog input channel 9                     |                      |
|     |    | APN3: Differential Amplifier Reverse Input Channel 3 |                      |
|     |    | PD0 / RXD                                            |                      |
| 44  | 30 | PD0: Programmable port D0                            |                      |
|     |    | RXD: USART data reception input                      |                      |
|     |    | PD1 / TXD                                            |                      |
| 45  |    | PD1: Programmable port D1                            |                      |
|     | 31 | TXD: USART data transmission output                  |                      |
|     | 31 | PF1 / OC3A                                           |                      |
| 46  |    | PF1: Programmable port F1                            |                      |
|     |    | OC3A: Timer 3 Compare Match Output A                 |                      |
|     |    | PD2 / INT0 / ACOO                                    |                      |
| 47  |    | PD2: Programmable port D2                            |                      |
| • , |    | INT0: External interrupt input 0                     |                      |
|     | 32 | AC0O: Analog compare 0 output                        |                      |
|     |    | PF2 / OC3B                                           |                      |
| 48  |    | PF2: Programmable port F2                            |                      |
|     |    | OC3B: Timer 3 Compare Match Output B                 |                      |
|     |    |                                                      |                      |

-7-

### Page 8

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### LGT8XM kernel

• Low power design

High efficiency RISC architecture

- 16-bit LD / ST extension (dedicated for uDSU)
- 130 instructions, of which more than 80% for a single cycle
- Embedded online debugging (OCD) support

#### Overview

This section describes the LGT8XM kernel architecture and functionality. The kernel is the brain of the MCU, responsible for ensuring that the program is correct Execution, so the kernel must be able to perform computations, control peripherals, and handle various interrupts accurately.

#### LGT8XM kernel structure



To achieve greater efficiency and parallelism, the LGT8XM core uses a Harvard architecture - a separate data and program bus.

The instruction is executed through an optimized two-stage pipeline, and the two-stage pipeline can reduce the number of invalid instructions in the pipeline The FLASH program memory access, so you can reduce the power consumption of the kernel. While the LGT8XM kernel in the fetch

So that the order of the increase in the instruction cache (which can cache two instructions), through the instruction cycle in the pre-execution module,

Further reducing the FLASH program memory access frequency; after a lot of testing, LGT8XM can be compared to other similar architecture

Of the kernel to reduce the access to about 50% of the FLASH, greatly reducing the operating power of the system.

The LGT8XM core has 32 8-bit high-speed access to the common file register (Register file), help to achieve a single week

Period of arithmetic and logic operations (ALU). Under normal circumstances, ALU operation of the two operands are from the general working register, ALU

The result of the operation is also written to the register file in one cycle.

-1-

#### LGT8F88P LGT8F168P LGT8F328P

Page 9

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

32 of the 6 working registers are used to combine the two 16-bit registers, which can be used for indirect addressing Address pointer, used to access external storage space and FLASH program space. LGT8XM supports single cycle 16-bit arithmetic Count, greatly improve the efficiency of indirect addressing. The three special 16-bit registers in the LGT8XM core are named X, Y, The Z register will be described later in detail.

ALU supports the arithmetic and logic operations between registers and between constants and registers. A single register operation can also be performed Executed in ALU. After the ALU operation is complete, the effect of the operation result on the kernel state is updated to the status register (SREG).

Program flow control through the conditions and unconditional jump / call to achieve, can be addressed to the program area. most The LGT8XM instruction is 16 bits. Each program address space corresponds to a 16-bit or 32-bit LGT8XM instruction.

After the kernel responds to an interrupt or subroutine call, the return address (PC) is stored on the stack. The stack is assigned to the system one
In the data SRAM, so the size of the stack is limited only by the size and usage of the SRAM in the system. All support interrupted or
Subroutine calls must be initialized by initializing the stack pointer register (SP), which can be accessed through IO space. data
SRAM can be accessed through 5 different addressing modes. LGT8XM's internal storage space is linearly mapped to one
Uniform address space. Please refer to the description of the storage section.

The LGT8XM core contains a flexible interrupt controller, which can be accessed via a status register

Board interrupt enable bit control. All interrupts have a separate interrupt vector. The interrupt priority is associated with the interrupt vector address Corresponding relationship, the smaller the interrupt address, the higher the priority of the interrupt.

The I / O space contains 64 register spaces that can be addressed directly by the IN / OUT instruction. These registers are realistic Core control, and status registers, SPI and other I / O peripherals control functions. This part of the space can be through IN / OUT Direct access can also be accessed through the address they are mapped to the data memory space (0x20 - 0x5F). In addition, The LGT8FX8P also includes extended I / O space, which is mapped to data storage space 0x60 - 0xFF, which can only be used ST / STS / STD and LD / LDS / LDD instructions.

To enhance the computing power of the LGT8XM core, the 16-bit LD / ST extension is added to the instruction line. This is 16 bits LD / ST expansion with 16 digital arithmetic acceleration unit (uDSU) work, to achieve efficient 16-bit data operations. At the same time the kernel also Increases 16-bit access to RAM space. So 16-bit LD / ST extensions can be sent in uDSU, RAM, and work

The 16-bit data is passed between the registers. For details, refer to the "Digital Operation Accelerator" section.

# Arithmetic logic operation unit (ALU)

The LGT8XM contains a 16-bit arithmetic logic unit that can be completed in one cycle.

The arithmetic operation. The efficient ALU is connected to 32 general purpose working registers. Be able to complete two registers in one cycle

Or the arithmetic and logic operations between the register and the immediate data. ALU operations are divided into three kinds: arithmetic, logic and bit operations.

At the same time ALU part also contains a single cycle of the hardware multiplier, in a cycle to achieve two 8-bit register

Direct sign or unsigned operation. Please refer to the instruction set section for details.

### Status register (SREG)

The status register mainly stores the result information generated by the last ALU operation. This information is used

Control the program execution flow. The status register is updated after the ALU operation is complete, which eliminates the need for a separate

Of the comparison instructions, can bring more compact and efficient code to achieve. The value of the status register is in response to the interrupt and retry from the interrupt

When the time will not automatically save and restore, which requires software to achieve.

- 2 -

Page 10

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

SREG register definition

SREG system status register

Address: 0x3F (0x5F)

Default: 0x00

| Bit            | 7   | 6                                                    | 5                                                                                                                                      | 4                                                                   | 3                                                  | 2                                                                         | 1                                               | 0                                                                |                                              |                |                 |              |
|----------------|-----|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------|----------------------------------------------|----------------|-----------------|--------------|
| Name           | I   | T                                                    | Н                                                                                                                                      | S                                                                   | V                                                  | N.                                                                        | Z                                               | C                                                                |                                              |                |                 |              |
| R/W            | R/W | R/W                                                  | R/W                                                                                                                                    | R/W                                                                 | R/W                                                | R/W                                                                       | R/W                                             | R/W                                                              |                                              |                |                 |              |
| Bit definition |     |                                                      |                                                                                                                                        |                                                                     |                                                    |                                                                           |                                                 |                                                                  |                                              |                |                 |              |
| [0]            | С   | A carry fla<br>description                           | •                                                                                                                                      | hat an arithi                                                       | netic or a lo                                      | gical operati                                                             | on has cause                                    | ed a carry. For o                                                | letails, refe                                | r to the instr | ruction         |              |
| [1]            | Z   | Zero flag,<br>Minute                                 | Zero flag, indicating that the result of arithmetic or logical operation is zero, refer to the instruction description section  Minute |                                                                     |                                                    |                                                                           |                                                 |                                                                  |                                              |                |                 |              |
| [2]            | N.  | A negative<br>Part                                   | A negative sign indicates that a mathematical or logical operation produces a negative number, please refer to the instruction Part    |                                                                     |                                                    |                                                                           |                                                 |                                                                  |                                              |                |                 |              |
| [3]            | V   | Overflow Part                                        | flag, indicati                                                                                                                         | ng that the r                                                       | result of the                                      | two's comple                                                              | ement operat                                    | ion overflow, p                                                  | lease refer                                  | to the instru  | ection descript | tion         |
| [4]            | S   | Sign bit, e                                          | Sign bit, equivalent to N and V of the XOR operation results, please refer to the specific instructions section                        |                                                                     |                                                    |                                                                           |                                                 |                                                                  |                                              |                |                 |              |
| [5]            | Н   | The semi-                                            | The semi-carry flag, which is useful in the BCD operation, indicates that the byte operation produces a half advance Bit               |                                                                     |                                                    |                                                                           |                                                 |                                                                  |                                              |                |                 |              |
| [6]            | T   | A tempora                                            | ry storage b                                                                                                                           | it that is use                                                      | d to tempora                                       | rily store the                                                            | ,                                               | T bit will be us<br>bit in the genera                            |                                              | register.      |                 |              |
| [7]            | I   | The global<br>Pieces. Th<br>Control the<br>The hardw | e different ir<br>e interrupt si<br>vare is autom                                                                                      | nable bit must<br>interrupt sour<br>gnal into the<br>natically clea | st be set to 1<br>ces are conti<br>e kernel of the | for this bit to the rolled by independent of the last barries ardware and | lependent co<br>r. I bit in the<br>is automatic | kernel to respontrol bits. The kernel responseally set after the | global inter<br>se interrupt<br>ne interrupt | rrupt enable   |                 | is executed. |
|                |     | The I bit c                                          | an also be ch                                                                                                                          | nanged using                                                        | g the SEI and                                      | d CLI instruc                                                             | ctions, refer                                   | to the instruction                                               | on description                               | on section     |                 |              |

### Generic working register

The general purpose register is optimized for the LGT8XM instruction set architecture. In order to achieve the efficiency and flexibility required for kernel execution, LGT8XM internal common working registers support several access modes:

An 8-bit read while an 8-bit write operation

- Two 8-bit read at the same time an 8-bit write operation
- Two 8-bit read at the same time a 16-bit write operation
- A 16-bit read while a 16-bit write operation

- 3 -

Page 11

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

LGT8XM universal working register

|                | 7   | 0 | Addr |
|----------------|-----|---|------|
|                | R0  |   | 0x00 |
|                | R1  |   | 0x01 |
|                | R2  |   | 0x02 |
|                |     |   |      |
|                | R13 |   | 0x0D |
|                | R14 |   | 0x0E |
| through<br>use | R15 |   | 0x0F |
| work           | R16 |   | 0x10 |
| For            | R17 |   | 0x11 |
| send           |     |   |      |

| Save   |     |      |                      |
|--------|-----|------|----------------------|
| Device | R26 | 0x1A | X register low byte  |
|        | R27 | 0x1B | X register high byte |
|        | R28 | 0x1C | Y register low byte  |
|        | R29 | 0x1D | Y register high byte |
|        | R30 | 0x1E | Z register low byte  |
|        | R31 | 0x1F | Z register high byte |

Most instructions have direct access to all common working registers, and most of them are single-cycle instructions.

As shown in the figure above, each register corresponds to the address of a data memory space, which is mapped to

Data storage space. As soon as they do not really exist in the SRAM, but this unified mapping of the storage organization to visit

They brought great flexibility. The X / Y / Z register can be indexed into any general register as a pointer.

#### X / Y / Z register

The registers R26 ... R31 can be combined in two to form three 16-bit registers. These three 16-bit registers are mainly used for indirect Addressing address pointer, X / Y / Z register structure is as follows:

|            | 15         | XH |   |            | XL | 0 |
|------------|------------|----|---|------------|----|---|
| X register | 7          |    | 0 | 7          |    | 0 |
|            | R27 (0x1B) |    |   | R26 (0x1A) |    |   |
|            | 15         | YH |   |            | YL | 0 |
| Y register | 7          |    | 0 | 7          |    | 0 |
|            | R29 (0x1D) |    |   | R28 (0x1C) |    |   |
|            | 15         | ZH |   |            | ZL | 0 |
| Z register | 7          |    | 0 | 7          |    | 0 |
|            | R31 (0x1F) |    |   | R30 (0x1E) |    |   |

In different addressing modes, these registers are used as fixed offset, auto increment and auto decremented address pointers, For details, refer to the instruction description section.

- 4 -

### Page 12

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Stack pointer

The stack is used to store temporary data, local variables, and return addresses for interrupts and subroutine calls. Need special attention

Yes, the stack is not designed to grow from a high address to a low address. The stack pointer register (SP) always points to the top of the stack. Stack

The pointer points to the physical space where the data SRAM is located, where the subroutine or interrupt call must hold the stack space. PUSH means

So that the stack pointer will be decremented.

The location of the stack in the SRAM must be set correctly by the software before the subroutine is executed or the interrupt is enabled. General situation In this case, the stack pointer is initialized to the highest address of the SRAM. The stack pointer must be set to the high bit SRAM at the beginning site. SRAM Refer to the system data storage section for the address of the system data storage map.

### Stack pointer related to the instruction

| instruction | Stack pointer | description                                                                      |  |  |
|-------------|---------------|----------------------------------------------------------------------------------|--|--|
| PUSH        | Increase by 1 | Data is pushed onto the stack                                                    |  |  |
| CALL        |               |                                                                                  |  |  |
| ICALL       | Increase by 2 | The return address of the interrupt or subroutine call is pushed onto the stack  |  |  |
| RCALL       |               |                                                                                  |  |  |
| POP         | Reduced by 1  | The data is fetched from the stack                                               |  |  |
| RET         | D 1 11 2      |                                                                                  |  |  |
| RETI        | Reduced by 2  | The return address of the interrupt or subroutine call is removed from the stack |  |  |

The stack pointer consists of two 8-bit registers allocated in the I/O space. The actual length of the stack pointer matches the system implementation turn off. In some chip implementations of the LGT8XM architecture, the data space is so small that only SPLs can satisfy addressing

In this case, the SPH register will not appear.

### SPH / SPL Stack Pointer Register Definition

SPH / SPL Stack Pointer Register

 SPH: 0x3E (0x5E)
 Default: RAMEND

 SPL: 0x3D (0x5D)
 SP [15: 0]

Bit definition

[7: 0] SPL The stack pointer is low for 8 bits [15: 8] SPH The stack pointer is 8 bits high

### Instruction execution timing

This section describes the general timing concepts for instruction execution. The LGT8XM kernel is driven by the kernel clock (CLKcpu), this time The clock comes directly from the system with the clock source selection circuit.

The following figure shows the execution timing of the instruction pipeline based on the concept of the Harvard architecture and the fast access register file. This is to make

- 5 -

### Page 13

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The kernel can get the physical guarantee of 1MIPS / MHz execution efficiency.

As can be seen from the above figure, the first instruction will be read during the implementation of the second instruction. When the second instruction goes into execution

 CLKcpu

 The first instruction
 C1F
 C1E

 The second instruction
 C2F
 C2E

 Article 3 Directive
 C3F
 C3E

Line period, while reading the third instruction at the same time. So that during the entire execution, there is no need to spend extra for reading instructions Cycle, from the pipeline point of view, to achieve every Monday to implement the efficiency of a directive.

The following figure shows the access timing of the general working register. In one cycle, the ALU operation uses two registers as Operand, and the ALU execution result is written to the destination register during this period.

CLKcpu

All execution time

Register read

 $\boldsymbol{ALU}$  operation

Write back the results

### Reset and interrupt handling

LGT8XM supports multiple interrupt sources. These interrupts and reset vectors in the program space correspond to a separate program Volume entrance. In general, all interrupts have separate control bits. When the control bit is set, and enabled After the kernel's global interrupt enable bit, the kernel can respond to this interrupt.

The lowest program space is retained by default as the reset and interrupt vector area. LGT8FX8P supports a complete interrupt list Please refer to the description of the interrupt section. This list also determines the priority of the different interrupts. The lower the vector address is the interrupt, The corresponding interrupt priority is higher. The reset (RESET) has the highest priority and then the INT0 - external interrupt request 0.

#### LGT8F88P LGT8F168P LGT8F328P

The start address of the interrupt vector table (except the reset vector) can be redefined to the beginning of any 256-byte alignment. To be implemented by the IVSEL bit in the MCU control register (MCUCR) and the IVBASE vector base address register.

When the kernel response is interrupted, the global interrupt enable flag, I, is automatically cleared by hardware. The user can make the I bit by Can achieve interrupt nesting. So that any subsequent interruption will interrupt the current interrupt service routine. I bit in the execution interrupt After the return instruction (RETI) is set automatically, it can normally respond to subsequent interrupts.

There is a basic type of interrupt. The first type is triggered by an event, and the interrupt flag is set after an interrupt event occurs. for

This interrupt, the kernel response to the interrupt request, the current PC value is directly replaced by the actual interrupt vector address,

Line corresponding to the interrupt service subroutine, while the hardware automatically clear the interrupt flag. The interrupt flag can also be passed to the interrupt

The position of the flag bit is cleared by 1. If the interrupt enable bit is cleared when an interrupt occurs, the interrupt flag bit will still be set

To record an interrupt event. Wait until the interrupt is enabled, this record of the interrupt event will be immediately respond. Again, if in the interruption

When executed, the global interrupt enable bit (SERG.I) is cleared and the corresponding interrupt flag bit is set to record the interrupt event, etc.

- 6 -

#### Page 14

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When the global interrupt enable bit is set, these recorded interrupts will be executed in order of priority.

The second interrupt type is when the interrupt condition is always present, the interrupt is always responding. This interrupt does not require an interrupt flag Bit. If the interrupt condition disappears before the interrupt is enabled, the interrupt will not be acknowledged.

When the LGT8XM kernel exits from the interrupt service routine, the execution flow returns to the main program. In the main program After executing one or more instructions, you can respond to other waiting interrupt requests.

It should be noted that the system status register (SREG) does not automatically save after entering the interrupt service, The interrupt service is automatically restored after returning. It must be handled by the software.

Interrupts are disabled immediately when interrupts are disabled using the CLI instruction. After the CLI instruction occurs so the interrupt is both Will not get a response. Even if the interrupt is executed concurrently with the CLI instruction, it will not be responded. The following example says

How to use the CLI to avoid interrupting the write sequence of the EEPROM:

### Interrupt response time

The LGT8XM core is optimized for interruptions, making any interrupts available in the four system clock cycles
response. After four system clock cycles, the interrupt service routine enters the execution cycle. In the four clocks, before the interruption
PC value is pushed onto the stack, the system execution process flow jumps to the interrupt vector corresponding to the interrupt service routine. If an interrupt occurs
During a multi-cycle instruction execution, the kernel will ensure that the correct execution of the current instruction ends. If the interrupt occurs at the system
In the sleep state (SLEEP), the interrupt response requires an additional 4 clock cycles. This increased clock cycle is used from the selection
The synchronization period of the wake-up operation in sleep mode. For details of the sleep mode, refer to the relevant section of Power Management.

It takes 2 clock cycles to return from the interrupt service routine. In the two clock cycles, the PC is restored from the stack, The stack pointer is incremented by 2 and the global interrupt control bit is automatically enabled.

-7-

# Page 15

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# Storage unit

### Overview

This section describes the different memory cells within the LGT8FX8P family. The LGT8XM architecture supports two main internal Storage space, respectively, data storage space and program storage space. LGT8FX8P internal also contains the data FLASH, through The internal controller can implement the data storage function of the EEPROM interface. In addition, LGT8FX8P system also contains a special Of the storage unit, used to store system configuration information and the chip's global device number (GUID).

LGT8FX8P series chip contains the LGT8F88P / 168P / 328P four different models; four types of peripherals and Package is fully compatible, the difference is FLASH program storage space and internal data SRAM, the following table is more clear Describes the LGT8FX8P series chip different storage space configuration:

| DEVICE    | FLASH | SRAM | E2PROM                                        | Interrupt vector                         |
|-----------|-------|------|-----------------------------------------------|------------------------------------------|
| LGT8F88P  | 8KB   | 1KB  | 2KB                                           | 1 instruction word                       |
| LGT8F168P | 16KB  | 1KB  | 4KB                                           | 2 instruction words                      |
| LGT8F328P | 32KB  | 2KB  | Can be configured as 0K / (Shared with FLASH) | 1K / 2K / 4K / 8K<br>2 instruction words |

LGT8F328P is not used internally to simulate the E2 space of the E2PROM interface; used to simulate the E2PROM

Storage space and program FLASH share, the user can according to application requirements, select the appropriate configuration.

Due to the unique implementation of the analog E2PROM interface, the system requires twice the program FLASH space to simulate the E2PROM Storage space, such as for LGT8F328P, if the user configured 1KB of E2PROM space, there will be 2KB bytes

The program space is retained, leaving the 30KB of FLASH space for storing the program.

### LGT8F328P program FLASH and E2PROM shared configuration table:

| DEVICE    | FLASH | E2PROM |
|-----------|-------|--------|
|           | 32KB  | 0KB    |
|           | 30KB  | 1KB    |
| LGT8F328P | 28KB  | 2KB    |
|           | 24KB  | 4KB    |
|           | 16KB  | 8KB    |

### System programmable FLASH program storage unit

 $LGT8FX8P\ series\ microcontrollers,\ respectively,\ including\ 8K\ /\ 16K\ /\ 32K\ bytes\ of\ on-chip\ online\ programmable\ FLASH\ program\ Storage\ unit.$ 

The program FLASH guarantees at least 100,000 erase cycles. LGT8FX8P internal integrated FLASH interface control (ISP) and the program since the upgrade function. Please refer to this chapter for details FLASH interface controller part of the description.

Program space can also be accessed directly through the LPM instruction (read), this feature can be applied to the application of constant search

- 8 -

### Page 16

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

table. At the same time FLASH program space is also mapped to the system data storage space, the user can also use LD / LDD / LDS real FLASH space is now on the visit. The program space is mapped to the address range starting from the data memory space 0x4000.

As shown below:

0x0000 0x0000 0x0020 0x0060 0x1FFF 0x0100 FF1 0x0900 0x3FFF 0x2100 0x2900 Reserved 0x4000 Re-mapped 8KB EFLASH 0x7FFF LG T8F328P LPM 0x5FFF Re-mapped 8KB EFLASH 0x7FFF Re-mapped 0xBFFF

### SRAM data storage unit

The LGT8FX8P family of microcontrollers is a relatively complex microcontroller that supports a variety of different types of peripherals. Some peripheral controllers are allocated in 64 I/O register spaces. Can be accessed directly through the IN / OUT instruction. others Peripheral control register is allocated in the  $0x60 \sim 0xFF$  area, because this part of the space is mapped to the data storage space, Can only be accessed via ST / STS / STD and LD / LDS / LDD instructions.

LD / LDD / LDS

LGT8FX8P system data storage space from the 0 address, respectively, mapping the general working register file, I / O empty Inter-expansion I / O space and internal data SRAM space. The beginning of the 32-byte address corresponds to the LGT8XM kernel 32 Generic working register. The next 64 addresses are standard I / O spaces that can be accessed directly through the IN / OUT instruction. Then the 160 addresses are extended I / O space, followed by up to 2K bytes of data SRAM. Open from 0x4000 The beginning of this part of the space to 0xBFFF, mapped FLASH program storage unit.

The 1K / 2K bytes of SRAM are mapped to two spaces. From 0x0100 to 0x0900 end of this

The space is read and written by the kernel in 8-byte width. Starting from 0x2100 to 0x2900 End this area is 16-bit wide

Access space. System RAM is mapped to 0x2100 at the beginning of the high address is mainly used to cooperate with the uDSU module, real Efficient 16-bit data storage. In the programming, the ordinary 8-bit address variable address plus 0x2000 offset,

You can switch to 16-bit access mode.

- 9 -

### Page 17

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The system supports five different addressing modes that can cover the entire data space: direct access, offset with indirect access. Indirect access, indirect access, indirect access to incremental addresses after access. Generic working register R26 to R31 for indirect access to the address pointer. Indirect access can address the entire data storage space. With offset address Indirect access can be addressed to 63 address spaces near the Y / Z register base address.

#### LGT8F88P LGT8F168P LGT8F328P

The address register X/Y/Z will occur at the time of access when using a register indirect access mode that supports auto-increment / decrement of address Front / rear is automatically decremented / incremented by hardware. Please refer to the instruction set description section.

The 16-bit register X / Y / Z and the associated auto addressing mode (increment, decrement), also in 16-bit extended mode

Has a very important role. 16-bit extended mode can use the LD / ST increment / decrement mode to achieve automatic variables with variables

Incremental, decreasing addressing. This mode will be very effective when performing operations on arrays. For details, please refer to the "figures."

Operation Accelerator (uDSU) "related section.

### General I / O register

 $LGT8FX8P\ I\ /\ O\ space\ has\ three\ general-purpose\ I\ /\ O\ registers\ GPIOR2\ /\ 1/0,\ these\ three\ registers\ can\ use\ IN\ /\ OUT\ means\ Make\ access\ to\ user-defined\ data.$ 

#### Peripheral register space

For a detailed definition of I / O space, refer to the "Register Overview" section of the LGT8FX8P data sheet.

LGT8FX8P so the peripherals are assigned to the I / O space. All I / O space addresses can be LD / LDS / LDDD As well as ST / STS / STD instruction access. The accessed data is passed through 32 general purpose working registers. In  $0x00 \sim 0x1F$  The I / O registers can be accessed by bit addressing instructions SBI and CBI. In these registers, the value of a bit can be To use the SBIS and SBIC instructions to detect the execution of the program. Please refer to the instruction set description section.

When using the IN / OUT instruction to access the I / O register, the address between 0x00 and 0x3F must be addressed. When using LD Or the ST instruction accesses the I / O space, the mapping address must be mapped through the I / O space in the system data memory  $Access \ (plus \ offset \ 0x20). \ Some \ other \ peripherals \ allocated \ in the \ extended \ I / O \ space \ register \ (0x60 \sim 0xFF), only$   $Enough \ to \ use \ ST / STS / STD \ and \ LD / \ LDS / \ LDD \ instructions.$ 

In order to be compatible with future devices, the reserved bit must be written to 0 when writing. Can not write on reserved I / O space operating.

Some registers include a status flag that needs to be written to 1 to clear. It should be noted that the CBI and SBI instructions Only support a specific bit, so CBI / SBI can only work in the register containing these status flags. In addition, CBI / SBI instructions can only work in the 0x00 to 0x1F address range of the register.

# FLASH controller (E2PCTL)

LGT8FX8P internal integration of a flexible and reliable EFLASH read and write controller, you can use the system has been

Data FLASH memory space, to achieve byte read and write access to the storage space, to achieve similar E2PROM storage applications; E2PROM Interface simulation using erase equalization algorithm, the data FLASH can be used to improve the cycle of about 1 times, to ensure that 100,000 times more erase cycles.

E2PCTL controller also achieved on the FLASH program space online erase operation, you can achieve through the software online

- 10 -

# Page 18

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Dynamic upgrade firmware. Through the FLASH controller to access the program FLASH program space, only supports page erase (1024 bytes) As well as 32-bit read and write access.

LGT8F88D / 168D E2PCTL controller structure diagram



E2PCTL Data FLASI

E2PCTL analog E2PROM function access data FLASH space, you can support 8-bit, 32-bit read and write width. visit

When asked for program FLASH space, support page erase and 32-bit data read and write. Due to the minimum deposit of LGT8FX8P internal FLASH

The storage unit is 32 bits, so it is recommended to use 32-bit access, especially for write operations. 32-bit access to read and write operations do not

Only high efficiency, but also help protect the FLASH memory unit erase life.

LGT8F328P E2PCTL controller structure diagram



LGT8F328P internal no extra data FLASH. Therefore, LGT8XM kernel and E2PCTL share internal 32K words

Section FLASH storage space. Users can, according to need, 32K bytes of FLASH space is divided into program space and data empty between. By configuring the E2PCTL controller, you can set the spatial size of the analog E2PROM. E2PCTL uses page exchange mode Implementation of analog E2PROM logic, the algorithm to page (1K bytes) as a unit. So simulate 1K bytes of E2PROM space, need to be To take 2K bytes of FLASH space, and so on, to achieve 4K bytes of E2PROM, need to take 8K bytes

FLASH space. For details, please refer to the description of E2PCTL algorithm implementation.

- 11 -

#### Page 19

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### E2PCTL data register

E2PCTL controller has a 4-byte data cache (E2PD0  $\sim$  3), the 4 bytes of the cache composition of the final visit Flash space 32-bit data interface.

When the E2PCTL controller works in byte read and write mode, EEDR as the interface to read and write byte data, E2PCTL more Plus EEARL [1:0] address information to load the data into the correct data cache, and according to the current FLASH target address data Fill the other three bytes of data, the final combination of the complete 32-bit data update to FLASH.

When the E2PCTL is operating in 32-bit read / write mode, the EEDR register can still be used as a common Data interface, through EEARL [1: 0] as address addressing internal data cache, to read and write a complete 32-bit data. In addition, you can directly use the data cache to map directly to the IO space register  $(E0 \sim 3)$ .

E2PCTL work in 8-bit read and write mode when the data access diagram:



E2PCTL work in 32-bit word read and write mode when the data access diagram:



The byte mode is used for backward compatibility with the LGT8FX8D byte read and write mode. LGT8FX8P built-in FLASH for 32-bit access Mouth width, the use of 32-bit read and write mode will give read and write efficiency and FLASH erase life to bring great benefits, so built Use 32-bit read and write mode.

#### E2PCTL Simulation E2PROM Interface Algorithm

We know that the FLASH memory must be erased before writing, and the erase operation is in page units. LGT8FX8P Built-in FLASH memory The size of a page is 1K bytes. So in order to update the page in one byte of data, too

Need to first erase the entire page of the data, and then update the target address data, and at the same time restore the number of bytes in the page According to the whole operation is not only time-consuming, but also bring unexpected risk of loss of data due to power.

E2PCTL internal use of page exchange algorithm to achieve analog E2PROM. The page exchange algorithm mode ensures that the page erase is performed Operation, not because of power failure and other unexpected circumstances lead to the loss of the original data. Also exchange the algorithm using 2 page spaces

- 12 -

# Page 20

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Alternating use of each other, but also increased the life of the analog E2PROM space.

In terms of efficiency, the E2PCTL controller implements a continuous data update model that reduces the ability to update data bands. To repeat the erase process.

In terms of implementation, E2PCTL is managed separately for each page and occupies the last 2 bytes of a page as a page Status information. So users use more than 1K E2PROM analog space, the need to pay attention to the address across the 1K space Special treatment. Because the last 2 bytes per 1K space is reserved for E2PCTL, and the user can not use this 2-byte Space for normal reading and writing.

The following figure shows the logical diagram of the E2PCTL based page exchange algorithm:

|        | Current Page       | Swap Page          |
|--------|--------------------|--------------------|
| Update | (A0)               | (B0)               |
|        | 256x32<br>(1KByte) | 256x32<br>(1KByte) |
|        |                    |                    |

Page flag

Magic byte

As shown in the figure, E2PCTL uses two pages to simulate a page-sized E2PROM space. These two pages

One is marked as the current page, and the other is the exchange page. E2PCTL uses the last 2 bytes of the page to store the page information, when We need to update a page in a byte, such as the above figure A0 bytes. First, we will not erase the current page

But instead erase the swap page. And then the current page is divided into three parts of the operation. The first is before the A0 data we have
This part of the space to become CP0, then A0 after the data, this part of the space for the CP1. E2PCTL will be based on the user with
Set the corresponding data of CP0 to the corresponding address of the exchange page, and then need to update the data written to the corresponding page
Address (B0), and finally copy the CP1 data to the swap page.

After completing the above operation, the data has been exchanged, but the page status has not been updated. So if it happened before that Power-down or other anomalies, this update operation because it is not completed, the previous data will not be destroyed, to ensure that the data

The integrity of the. If all goes well, E2PCTL will exchange the updated page status before CP1 exchanges data.

The exchange page page information, to achieve the face page of the replacement. After that, the swap page becomes the current page.

E2PCTL page exchange process as shown below (1-> 2-> 3-> 4):

- 13 -

### Page 21

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

| Current Page |   | Swap Page |
|--------------|---|-----------|
| CP0          | 1 |           |
|              | 2 |           |
| CP1          |   |           |
|              | 3 |           |
|              |   |           |
|              | 4 |           |

When the system configuration E2PROM simulation space is greater than 1K, E2PCTL or page as the smallest unit to achieve E2PROM Space simulation algorithm. For example, if the user configured 2K E2PROM area, in fact E2PCTL will take 4 pages Surface (4K) space. One of the two pages is a group, used to simulate a page size of the E2PROM space.

|                | Current Page       | Swap Page          |
|----------------|--------------------|--------------------|
| 0x000          |                    |                    |
|                |                    |                    |
|                | 256x32<br>(1KByte) | 256x32<br>(1KByte) |
| 0x3FF<br>0x400 |                    |                    |
|                | 256x32<br>(1KByte) | 256x32<br>(1KByte) |
| 0x7FF          |                    |                    |

It should be noted that the user configured 2K bytes of E2PROM space is not continuous, because the last two of each page Bytes will be used to save page status information.

### E2PCTL continuous programming mode

As the E2PCTL update will lead to page exchange, the page exchange process will erase the exchange page, page rub

In addition to not only time-consuming, but also increase the loss of FLASH life. So E2PCTL adds a continuous write mode. In continuous writing

Mode, the user can continuously update the E2PROM area, only in the final address of the continuation of the page exchange operation,

Continuous mode is more efficient for applications that need to continuously update a single piece of data.

#### LGT8F88P LGT8F168P LGT8F328P

The CSM bit of the continuous programming mode E2PCTL control register ECCR is enabled. Continuous mode enabled, the subsequent write operation The data will be written directly to the address corresponding to the swap page. In SWM mode, the write operation does not execute the CP0 / 1 area

According to copy operation. Before writing the last byte, the software disables continuous mode via SWM, and then writes, then E2PCTL The full CP0 / 1 copy operation will be performed and the page status information will be updated.

- 14 -

### Page 22

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### E2PCTL read and write FLASH program space

Through the E2PCTL controller, you can achieve read and write access to the program FLASH space. Unlike analog E2PROM

Yes, access to the program FLASH space via E2PCTL completely requires software control. Proceed as follows:

- Erase the target page, update the data before the first need to erase the target page, the page address through the EEAR register to
  Out. For erase command control on FLASH pages, refer to the definition of the EECR register.
- 2. Write the program FLASH space must be 32 units for the smallest unit. Set the data via E2PD0 ~ 3;
- 3. The destination address is given by the EEAR register and the address EEAR [1: 0] will be ignored;

Through E2PCTL read and write procedures FLASH space, you can achieve online program update (IAP) function, in some need on-site It is useful to update your application data and applications that need to provide product custom updates.

#### E2PCTL interface operation flow

E2PCTL controller is the main work through the four registers to achieve, respectively, E2PCTL control status register EECR,

ECCR; data register EEDR (E2PD0 ~ E2PD3) and address register EEAR (EEARL / EEARH).

ECCR register is used to set the working status of E2PCTL, most of the state need to set up before E2PCTL work is completed,

This process is generally implemented in the system initialization process. The SWM bit in the ECCR register is used to enable the continuous write mode, This control bit needs to be set during the continuous write operation.

The EECR register is used to control the selection of the operation type, for selecting the operation instruction, such as setting the read and erase commands. EEDR register for 8-bit byte mode interface,  $E2PD0 \sim 3$  for 32-bit mode read and write operations;

The EEAR register is used to set the read and write destination addresses and also to set the page address of the page erase operation. The page address is The page units are aligned, and the size of the page is 1K bytes. Note that the address specified by EEAR is the byte address.

### Through the E2PCTL interface to access FLASH program space:

Through the E2PCTL interface can be achieved on the FLASH program space to read and write and erase. FLASH only read and write space Hold 32-bit access width. Erase operation to page units, the size of each page 1K bytes (256x32).

Before writing the FLASH program space, first erase the page where the destination address is located. E2PCTL write FLASH program space

The continuous mode is not supported and the user needs to complete the write in sequence. The following is to erase the FLASH program space process:

- 1. Program FLASH page erase operation
  - Set EEAR [14: 0] for the target page address to be erased, the program FLASH page size is 1K bytes,
     So EEAR [14:10] will be set to 0 as the page address, EEAR [9: 0]
  - Set EEPM [3: 0] = 1X01, where EEPM [2] can be set to 0 or 1
  - Set EEMPE = 1 while EEPE = 0
  - In the four cycles, set EEPE = 1 to start the program FLASH erase process
- 2. Program FLASH programming operation
  - Write E2PD0 ~ 3 to prepare 32-bit programming data
  - Set EEAR to the destination address, where the address is 4 bytes
  - $\bullet$  Set EEPM [3: 0] = 1X10, where EEPM [2] can be set to 0 or 1
  - Set EEMPE = 1 while EEPE = 0
  - In the four cycles, set EEPE = 1 to start the FLASH programming flow

### Page 23

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Access E2PROM via E2PCTL interface Analog space:

The E2PCTL controller accesses the data FLASH space by simulating the E2PROM interface. Analog E2PROM support 8

Bit, 16-bit, and 32-bit data width. The 8-bit byte mode has better compatibility with the E2PROM interface.

32-bit mode is conducive to improving storage efficiency and FLASH life, so 32-bit read and write mode for the proposed read and write mode

formula. E2PROM analog interface supports continuous read and write mode, in the need to update a number of consecutive addresses of data applications, excellent Obvious, recommended.

For LGT8F88P / 168P, the data FLASH is a separate storage space. It is not necessary to configure and enable via ECCR registers

Can FLASH data space. LGT8F328P does not have independent data FLASH space, data FLASH and program FLASH total

Enjoy 32K bytes FLASH space. Need to pass the ECCR register to enable data FLASH partition function, and through ECCR register

The size of the ECS [1:0] bit configuration data FLASH. After the configuration takes effect, the other uses are the same as LGT8F88P / 168P.

FLASH controller in the realization of E2PROM interface, the internal has been achieved when necessary to automatically erase the data FLASH

Logic, so the EPROM erase command is optional, and this command is only used if the user needs to perform a separate erase.

The EECR register controls the erase / write timing of the FLASH, including the program FLASH and E2PROM. The specific type of operation needs to pass

The EEPME and EEPM [3: 0] settings of the EECR register are set. Read the E2PROM relatively simple, set the target in the set

Address and mode, write the EERE bit is the target address corresponding to the 32-bit data into the FLASH controller, the user can pass

The EEDR register reads the bytes of interest. FLASH controller does not realize the program FLASH space read operation,

The user can easily use the LPM or through the program FLASH in the data unified mapping space at the address

LD / LDD / LDS instruction read.

### 1. 8-bit mode, programming E2PROM

- Set the destination address to the EEARH / L register
- Set new data to the EEDR register
- Set EEPM [3: 1] = 000, EEPM [0] can be set to 0 or 1
- Set EEMPE = 1 while EEPE = 0
- Set the EEPE = 1 in four cycles

When the setting is complete, the FLASH controller will start the programming operation, during programming CPU will remain in the current instruction Address, until the operation is completed will continue to run. In the programming process, if you need to erase the data FLASH,

The FLASH controller will automatically start the erase process.

### 2. 32-bit mode, programming E2PROM

- Prepare 32-bit data via E2PD0 ~ 3
- Set the destination address to the EEARH / L register. Note that here is the byte-aligned address of the FLASH controller Use EEAR [15: 2] as the address to access FLASH.
- Set EEPM [3: 1] = 010, EEPM [0] can be set to 0 or 1
- Set EEMPE = 1 while EEPE = 0
- Set the EEPE = 1 in four cycles

#### 3. 8-bit mode, read E2PROM

- Set the destination address to the EEARH / L register
- Set EEPM [3: 1] = 000
- Set EERE = 1 to start E2PROM read operation
- Wait 2 cycles (perform two NOP operations)
- $\bullet$  The data corresponding to the destination address is updated to the EEDR register

- 16 -

### Page 24

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# 4. 32-bit mode, read E2PROM

- $\bullet$  Set EEARH / L as the destination address, and the address is 4 bytes
- Set EEPM [3: 1] = 010 to enable 32-bit interface mode

- Set EERE = 1 to start E2PROM read operation
- Wait for 2 system clock cycles (two NOP instructions are executed)

E2PCTL access to analog E2PROM space to support continuous programming mode, continuous access mode for the need for an update one

The application of the data block is very efficient, but also help improve the life of FLASH. The continuous programming mode supports only 32-bit wide The degree of data programming operation.

The continuous access mode is enabled by the SWM bit in the ECCR register. After SWM is enabled, write the module via E2PCTL

The operation of the proposed E2PROM space is in the continuous programming mode. In continuous programming mode, the E2PCTL controller will be based on the target

The data in the field is automatically processed. However, if a page change occurs during a continuous programming mode, the controller is programmed continuously

During the process, the data in the CP0 / 1 area is not automatically exchanged and the page information is not updated.

Before continuous programming to the last operation, clear the SWM bit by turning off the continuous programming mode, and then in the non-SWM mode

Type the last programming operation, E2PCTL will automatically copy the data in the CP0 / 1 area to the exchange.

Page, and update the exchange page information, making it a valid page, thus completing the entire continuous programming operation.

- 5. Continuous programming mode Operation flow:
  - 1. Configure the size of the data FLASH via ECCR and enable the SWM bit
  - 2. Simulate the E2PROM area using 32-bit mode programming
  - 3. If it is not the last operation, go back to step 2 to continue programming the next data
  - 4. If the last programming is reached, the continuous programming mode is disabled by SWM, and then the

The operation process completes the last programming

#### E2PCTL efficient FLASH data management

E2PCTL controller in addition to the realization of continuous programming mode, can also ECCR register CP0 / 1 bit on the page exchange

Process data exchange replication for independent control. ECCR register CP0 / 1 is used to control the page exchange process for the current

Page exchange of CP0 / 1 area data. Clearing the CP0 / 1 bit will not exchange the current page pair during page exchange

Should be the data of the area. This section provides an efficient management approach that will take advantage of this feature.

In the FLASH data update process, the most time-consuming operation occurred in the exchange page erase process. So we can address it

A data management method that minimizes the number of page erasures can improve programming efficiency and reduce life loss.

Here we provide a reference algorithm for data-based data management applications:

- 1. Assume that the user data is only a complete data block, the data block size is an integer multiple of 4 bytes;
- 2. Each data update will update a complete data block
- 3. Data block information In addition to storing user data, but also need to store a block management information

The above three conditions, we can take full advantage of E2PCTL continuous programming mode and automatic page exchange mechanism, to achieve An efficient FLASH data management method.

Since each updated data is a data block of the same size, and each data structure is stored to point to the next

Block data address information, so we can update the data each time by address order FLASH, do not need to do CP0 / 1 and 1 address order FLASH.

Data replication. At the same time as a result of each time to update the data to an erased area, it will not happen page erase.

When the data is written in the last block, its structure information points to the next data area back to the start address of the page. Then happen again Data write operation, E2PCTL will start a page erase process and update the current active page.

- 17 -

### Page 25

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### FLASH operation of the protection measures

If the VCC voltage is low, FLASH erase operation may be due to the voltage is too low and an error.

FLASH / data erase operation at low pressure may be caused by two reasons. First, the normal FLASH erase operation needs

To a minimum operating voltage, below this voltage, the operation will fail and cause the data to be erroneous. The second reason is yes

Kernel running at a certain frequency, also need a minimum voltage requirements, when below this voltage, will lead to instruction

Line error, which makes FLASH operation error.

You can avoid similar problems by the following simple method:

When the supply voltage is low, let the system into the reset state. This can be done by configuring the internal low voltage detection circuit (VDT) achieve. If VDT detects that the current operating voltage is below the set threshold, VDT will output a reset signal. in case

VDT threshold can not meet the needs of the application, you can consider adding a reset circuit in the external.

# Register description

```
FLASH address register - EEARH / EEARL
```

EEARH / EEARL

EEARH: 0x22 (0x42) Default: 0x0000

EEARL: 0x21 (0x41)

bits  $\begin{array}{cc} EEAR \, [15:0] \\ R\,/\,W \end{array} \hspace{1cm} R/W$ 

Bit definition

[7: 0] EEARL EFLASH / E2PROM access address is low 8 bits.
 [14: 8] EEARH EFLASH / E2PROM access address is high 7 digits

[15] - Keep not used

When using the E2PCTL controller to access the program FLASH area, EEAR [14: 2] is used to access the 4-byte alignment Program space. EEAR [1: 0] is used only when accessing the data register EEDR. Please refer to the following for EEDR data Register description. E2PCTL controller supports 8/16/32 bit mode, no matter what mode, where the EEAR are Byte-aligned addressing.

# FLASH Data Register - EEDR / E2PD0

EEDR / E2PD0 - FLASH / E2PROM Data register 0

 EEDR / E2PD0: 0x20 (0x40)
 Default: 0x00

 bits
 EEDR [7: 0]

 R / W
 R / W

Bit definition

[7: 0] EEDR E2PCTL data register

E2PD0 16/32 bit mode, used to access the lowest byte

### FLASH Data Register - E2PD1

E2PD1 - E2PCTL Data Register

E2PD1: 0x5A Default: 0x00 bits E2PD1 [7: 0]

- 18 -

### Page 26

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

R/W

Bit definition
[7: 0]

E2PD1 16-bit mode is used to store the upper 8 bits of 16-bit data

32-bit mode is used to store the upper 8 bits of the lower 16 bits of data

### FLASH data register - E2PD2

E2PD2 - FLASH DATA REGISTER 2

 E2PD2: 0x57
 Default: 0x00

 Bits
 E2PD2 [7: 0]

 R / W
 R / W

Bit definition

[7: 0] E2PD2 32-bit mode is used to store the lower 8 bits of the upper 16 bits of data

# FLASH data register - E2PD3

E2PD3 - FLASH DATA REGISTER 3

 E2PD3: 0x5C
 Default: 0x00

 Bits
 E2PD3 [7: 0]

 R / W
 R / W

Bit definition

[7: 0] E2PD3 32-bit mode is used to store the upper 8 bits of the upper 16 bits of data

### FLASH mode control register - ECCR

ECCR - FLASH / E2PROM Configuration register

| ECCR: 0x36 (0x56) |            |         |               |                |                | Default: 0x0C  |               |               |  |  |
|-------------------|------------|---------|---------------|----------------|----------------|----------------|---------------|---------------|--|--|
| bits              | WEN        | EEN     | ERN           | SWM            | CP1            | CP0            | ECS1          | ECS0          |  |  |
| R/W               | R / W      | R/W     | R/W           | R/W            | R/W            | R / W          | R / W         | R/W           |  |  |
| Initial value     | 0          | 0       | 0             | 0              | 1              | 1              | 0             | 0             |  |  |
| Bit definition    |            |         |               |                |                |                |               |               |  |  |
|                   |            | ECCR    | write enab    | le control     |                |                |               |               |  |  |
| [7]               | WEN        | Before  | modifying     | ECCR, you      | must first wi  | rite WEN 1 a   | and then in 6 | system cycles |  |  |
|                   |            | , Upda  | te the conte  | ents of the EO | CCR register   |                |               |               |  |  |
|                   |            | E2PR    | OM enabled    | l, only valid  | for LGT8F32    | 28P            |               |               |  |  |
| [6]               | EEN        | 1: Ena  | ble E2PRO     | M simulation   | n, will be par | t of the space | e from 32KF   | LASH          |  |  |
|                   |            | 0: disa | ble E2PRO     | M simulation   | n, 32KFLAS     | H all for pro  | gram space    |               |  |  |
| [5]               | ERN        | Writin  | g a 1 will re | eset the E2PC  | CTL controll   | er             |               |               |  |  |
| [4]               | SWM        | Contir  | uous write    | mode for ana   | alog E2PRO     | M controller   | operation     |               |  |  |
| [3]               | CP1        | Page e  | xchange Cl    | P1 area enabl  | le control     |                |               |               |  |  |
| [2]               | CP0        | Page e  | xchange Cl    | P0 area enabl  | le control     |                |               |               |  |  |
|                   |            | E2PR    | OM space c    | onfiguration   |                |                |               |               |  |  |
| [1:0]             | ECS [1: 0] | 00: 1K  | B E2PROM      | M, 30KB pro    | gram FLASI     | ł              |               |               |  |  |
|                   |            | 01: 2K  | B E2PROM      | M, 28KB pro    | gram FLASI     | ł              |               |               |  |  |

- 19 -

# Page 27

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

10: 4KB E2PROM, 24KB program FLASH 11: 8KB E2PROM, 16KB program FLASH

# FLASH access control register - EECR

EECR - FLASH / E2PROM control register

|        |                |            |                                                          |                                                       |             |                                 | -                                 |               |                |                                 |      |  |
|--------|----------------|------------|----------------------------------------------------------|-------------------------------------------------------|-------------|---------------------------------|-----------------------------------|---------------|----------------|---------------------------------|------|--|
|        | EECR: 0x1F     | (0x3F)     |                                                          |                                                       | Defau       | lt: 0x0                         | 0                                 |               |                |                                 |      |  |
|        | bits           | EEPM3 EEPM | 2 EEPM1                                                  | EEPM0                                                 | EERIE EI    | ERIE EEMPE                      |                                   |               |                | EERE                            |      |  |
|        | R/W            | R/W R      | . / W                                                    | R/W                                                   | R/W         | 7                               | R/W                               | R/W           | R/W            | R/W                             |      |  |
|        | Initial value  | 0          | 0                                                        | 0                                                     | 0           |                                 | 0                                 | 0             | 0              | 0                               |      |  |
|        | Bit definition |            |                                                          |                                                       |             |                                 |                                   |               |                |                                 |      |  |
|        |                |            | EFLAS                                                    | H / EPRO                                              | M access    | mode                            | control bit                       |               |                |                                 |      |  |
|        |                |            | [3]                                                      | [2]                                                   | [1]         | [0]                             | Mode                              | description   |                |                                 |      |  |
|        |                |            | 0                                                        | 0                                                     | 0           | x                               | 8-bit n                           | node read /   | write E2PRC    | M (default)                     |      |  |
| [7: 4] |                | 0          | 0                                                        | 1                                                     | x           | 16-bit mode read / write E2PROM |                                   |               |                |                                 |      |  |
|        | EEPM [3: 0]    | 0          | 1                                                        | 0                                                     | x           | 32-bit mode read / write E2PROM |                                   |               |                |                                 |      |  |
|        |                |            | 1                                                        | X                                                     | 0           | 0                               | E2PROM erase (optional operation) |               |                |                                 |      |  |
|        |                |            | 1                                                        | X                                                     | 0           | 1                               | Program FLASH erase (page erase)  |               |                |                                 |      |  |
|        |                |            | 1                                                        | X                                                     | 1           | 0                               | Program FLASH programming         |               |                |                                 |      |  |
|        |                |            | 1                                                        | X                                                     | 1           | 1                               | Reset                             | the FLASH     | / E2PROM o     | controller                      |      |  |
|        |                |            | FLASH                                                    | / E2PRO                                               | M ready i   | nterrup                         | ot enable c                       | ontrol. Writ  | e 1 enabled,   | write 0 disabled. when          |      |  |
|        | [3]            | EERIE      | After th                                                 | e EEPE is                                             | s cleared b | y hard                          | ware, the                         | E2PROM re     | ady interrup   | t is valid. In EPROM            |      |  |
|        |                |            | This int                                                 | This interrupt will not be generated during operation |             |                                 |                                   |               |                |                                 |      |  |
|        |                |            | FLASH / E2PROM programming operation enable control bits |                                                       |             |                                 |                                   |               |                |                                 |      |  |
|        | [2]            | EEMPE      | EEMPE                                                    | is used to                                            | o control v | whethe                          | r EEPE is                         | valid, while  | setting EEM    | IPE to 1, EEPE at the same time | 9    |  |
|        | [2]            | ELMI E     | After 0,                                                 | in the nex                                            | xt four cy  | cles, se                        | etting EEP                        | E to 1 will s | tart the progi | ramming operation               |      |  |
|        |                |            | For. Oth                                                 | nerwise th                                            | e program   | nming                           | operation i                       | s invalid. A  | fter four cyc  | les, EEMPE is automatically cle | arec |  |
|        | [1]            | EEPE       | FLASH                                                    | / E2PRO                                               | M progra    | mming                           | operation                         | enable bit    |                |                                 |      |  |
|        | [0]            | EERE       | E2PRO                                                    | M read en                                             | able bit, t | he data                         | a will be va                      | alid after tw | o system cyc   | eles                            |      |  |
|        |                |            |                                                          |                                                       |             |                                 |                                   |               |                |                                 |      |  |

### General Purpose I / O Registers - GPIOR2

GPIOR2 - General Purpose I / O Register 2

 GPIOR2: 0x2B (0x4B)
 Default: 0x00

 Bits
 GPIOR2 [7: 0]

 R / W
 R / W

 Initial value
 0x00

Bit definition

[7: 0] GPIOR2 General purpose I / O register 2 for storing user-defined data

- 20 -

# Page 28

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### General Purpose I / O Register - GPIOR1

GPIOR1 - General Purpose I / O Register 1

 GPIOR1: 0x2A (0x4A)
 Default: 0x00

 Bits
 GPIOR1 [7: 0]

 R / W
 R / W

 Initial value
 0x00

Bit definition

[7: 0] GPIOR1 General purpose I / O register 1 for storing user-defined data

### General Purpose I / O Register - GPIOR0

GPIOR0 - General Purpose I / O Register 0

 GPIOR0: 0x1E (0x3E)
 Default: 0x00

 Bits
 GPIOR0 [7: 0]

 R / W
 R / W

 Initial value
 0x00

Bit definition

[7: 0] GPIOR0 The general purpose I / O register 0 is used to store user-defined data

- twenty one -

# Page 29

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# Computing Accelerator (uDSC)

- 16-bit memory mode (LD / ST)
- 32-bit accumulator (DX)
- Single cycle 16-bit multiplier (MUL)
- 32-bit arithmetic and logic operation unit (ALU)
- 16-bit saturation operation (SD)
- 8-cycle 32/16 divider
- Single cycle multiplication / subtraction (MAC / MSC)

#### Overview

Digital Computing Accelerator (uDSC) as an operator of the LGT8XM kernel co-processing module, with LGT8XM kernel 16-bit LD / ST mode, to achieve a 16-bit digital signal processing unit. Can meet most of the control class digital signal deal with.

uDSC function internal and function:

- 1. 16-bit operand register DX / DY
- 2. 32-bit accumulation register DA
- 3. Single-cycle 17-bit multiplier (16-bit with / unsigned multiplication)
- $4.\ 32\text{-bit ALU (can be achieved }16/32\ \text{bit addition, subtraction and shift operations)}$
- 5. 16-bit saturation operation (used to store the results into RAM space)
- 6.32/16 divider, 8 cycles to complete the operation



https://translate.googleusercontent.com/translate\_f

Page 30

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### 16-bit LD / ST operating mode

To improve the efficiency of uDSC to handle large amounts of data operations, the LGT8XM core implements a dedicated 16-bit LD / ST memory Channel, you can use the LDD / STD instruction to efficiently perform a 16-bit number between uDSC and SRAM and common register files According to exchange.

In order not to destroy the normal LD / ST instruction system, LGT8XM kernel to SRAM space remapping to  $0x2100 \sim 0x28FF$ . Use the LD / ST instruction from  $0x2100 \sim 0x28FF$  space to access SRAM, the kernel automatically open 16-bit LD / ST function, playing Open the direct access channel between SRAM and uDSC.

The following figure shows the data space address distribution for the LGT8XM kernel:



As shown above, the LGT8XM core can be used by using the LD / ST instruction in the uDSC DX / DY / DA register with SRAM directly between the 16-bit data access to access. At the same time uDSC internal registers are also mapped to the I/O space, The access uDSC register is divided into 8/16 modes.

In addition to the DX / DY / DA registers used for operation, the uDSC contains two additional 8-bit registers: the uDSC control status register CSR, and the operation instruction register IR. CSR / IR can only be in bytes by I / O space Access; 16-bit mode when accessing DX / DY / AL / AH. You can use IN / OUT and LD / ST / LDD / STD / LDS / STD Instruction access.

The control status and data registers associated with the uDSC are mapped to IO space and are directly addressed using the IN / OU instruction. To complete 8/16 bit of data access in one instruction cycle.

CSR is used to control the operating mode of the uDSC and to record the status flags of the current uDSC execution operations. IR control uDSC To achieve the specific operation. Most of the operations supported by uDSC are completed in one cycle, and seven operations are required for division operations Cycle, you can also use the flag in the CSR register to determine whether the current division operation is complete.

The standard LD / ST instruction uses the LGT8XM internal general purpose register as the LD / ST data, using the X / Y / Z As the destination address. When the destination address falls within the 16-bit SRAM mapping space, the LD / ST instruction operand has the meaning , Where X / Y / Z is still the target address, the meaning of the general working register addressing according to the uDSC mapping mode There are two ways to deal with it. The mapping mode for uDSC only applies to access to  $0x2100 \sim 0x28FF$  address access. Mapping mode pass The sixth bit (MM) setting of the CSR register is set.

- twenty three -

Page 31

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

In the 16-bit LD / ST mode, the instruction "LDD Rn, Z + q" indicates that the 16-bit data of the [Z] address is loaded into the uDSC Data register, and then add the value of Z to an offset "q". Here the meaning of Rn is related to the mapping mode CSR [MM]

As follows:

|          |                         | LDD R            | n, Z/Y+q                                                              |
|----------|-------------------------|------------------|-----------------------------------------------------------------------|
| CSR [MM] | [Z+q]                   | Opcode           | Operations                                                            |
|          |                         | LDD R0, $Z + q$  | DX = [Z]; Z = Z + q; R0  kept unchanged                               |
| 0        | 0x2100 ~ 0x28FF         | LDD R1, $Z + q$  | DY = [Z]; Z = Z + q; R1  kept unchanged                               |
| U        | 0X2100 ~ 0X28FF         | LDD R2, $Z + q$  | AL = [Z]; Z = Z + q; R2  kept unchanged                               |
|          |                         | LDD R3, $Z + q$  | AH = [Z]; Z = Z + q; R3  kept unchanged                               |
|          |                         |                  | $\{Rn\}$ address for DX / DY / AL / AH in I / O region                |
| 1        | $0x2100 \sim 0x28FF \\$ | LDD Rn, Z + q    | [DX / DY / AL / AY] = [Z]; Z = Z + q                                  |
|          |                         |                  | Rn keep unchanged                                                     |
|          |                         |                  |                                                                       |
|          |                         | STD R            | n, Z / Y + q                                                          |
|          |                         | STD Z + q, R0    | [Z] = DX; Z = Z + q; R0  kept unchanged                               |
|          |                         | STD $Z + q$ , R1 | [Z] = DY; Z = Z + q; R1  kept unchanged                               |
| 0        | $0x2100 \sim 0x28FF \\$ | STD $Z + q$ , R2 | [Z] = AL; Z = Z + q; R2  kept unchanged                               |
|          |                         | STD $Z + q$ , R3 | [Z] = AH; Z = Z + q; R3  kept unchanged                               |
|          |                         | STD $Z + q$ , R4 | [Z] = SD; Z = Z + q; R4  kept unchanged                               |
|          |                         |                  | $\{Rn\}$ address for DX $/$ DY $/$ AL $/$ AH $/$ SD in I $/$ O region |
| 1        | $0x2100\sim0x28FF$      | STD Z + q, Rn    | $[Z] = [DX  /  DY  /  AL  /  AH  /  SD] \text{ addressed by } \{Rn\}$ |
|          |                         |                  | Rn keep unchanged                                                     |

LG / ST, LDS / STS can access  $0x2100 \sim 0x28FF$  area, but LDD / STD

The Y / Z + q addressing mode is more efficient. LDD / STD mode addressing based on a base address, we can set the Y / Z to The base address of the data in the RAM can be executed in one cycle by using the Y / Z + q addressing mode of the LDD / STD instruction. And access the data, and automatically move the address pointer to the next destination address.

The Y/Z+q offset addressing mode of the LDD / STD instruction of the LGT8XM core standard uses [Y/Z+q] as the instruction execution 8-bit data address, after the completion of the implementation of Y/Z value does not increase. When using LDD / STD addressing  $0x2100 \sim 0x28FF$  interval , The instruction behavior of the LDD / STD is changed: When the instruction is executed, [Y/Z] is used as the 16-bit data addressing address, After execution, the value of Y/Z increases the offset specified by "q". This feature can improve the efficiency of our continuous addressing through The "q = 2" can achieve continuous 16-bit data addressing.

- twenty four -

# Page 32

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

16bit

LDD / STD Rn, Z + 2

16bit

IKx16
SRAM

uDSC

0

The mapping between the variable address and the 16-bit mode address

The LGT8XM is an 8-bit processor with data access in bytes. PDN1512A built-in 2K bytes of data space.

This part of the space is mapped to  $0x0100 \sim 0x08FF$  address. C / C ++ compilation automatically assigns variables to  $0x0100 \sim 0x08FF$ 

between. If we need to use uDSC in a 16-bit array defined in C / C +++, we need to

The address of the variable is mapped to the 16-bit LD / ST access address area (0x2100  $\sim$  0x28FF). The method is simple,

Variable address increase 0x2000 offset can be.

### uDSC operation instruction definition

The software specifies the operations that need to be implemented by the IR register of the uDSC. All operation of uDSC is done on DX / DY / DA Between. Users can use 16-bit LD / ST channels in DX / DY / DA and SRAM directly and quickly exchange data.

| classification | 1 |   |            | IR [7 | 7: 0] |   |   |   | Functional description   |
|----------------|---|---|------------|-------|-------|---|---|---|--------------------------|
|                | 0 | 0 | <b>S</b> 1 | 0     | 0     | 1 | 0 | 1 | DA = DX + DY             |
|                | 0 | 0 | <b>S</b> 1 | 0     | 0     | 0 | 0 | 1 | DA = DX - DY             |
| ADD / SUB      | 0 | 0 | 0          | 1     | 1     | 1 | 0 | 1 | DA = DY                  |
| ADD / SUB      | 0 | 0 | <b>S</b> 1 | 1     | 1     | 0 | 0 | 1 | DA = -DY                 |
|                | 0 | 0 | <b>S</b> 1 | 1     | 0     | 1 | 1 | 1 | DA = DA + DY             |
|                | 0 | 0 | S 1        | 1     | 0     | 0 | 1 | 1 | DA = DA - DY             |
|                | 0 | 1 | S1 2       | S0 2  | 0     | 1 | 0 | 0 | DA = DX * DY             |
|                | 0 | 1 | S1 2       | S0 2  | 0     | 0 | 0 | 0 | DA = -DX * DY            |
|                | 0 | 1 | S1 2       | S0 2  | 1     | 1 | 0 | 0 | DA = (DX * DY) >> 1      |
| MAC / MSC      | 0 | 1 | S1 2       | S0 2  | 1     | 0 | 0 | 0 | DA = (-DX * DY) >> 1     |
| MAC / MSC      | 0 | 1 | S1 2       | S0 2  | 0     | 1 | 1 | S | DA = DA + DX * DY        |
|                | 0 | 1 | S1 2       | S0 2  | 1     | 1 | 1 | S | DA = (DA + DX * DY) >> 1 |
|                | 0 | 1 | S1 2       | S0 2  | 0     | 0 | 1 | S | DA = DA - DX * DY        |
|                | 0 | 1 | S1 2       | S0 2  | 1     | 0 | 1 | S | DA = (DA - DX * DY) >> 1 |
| MISC           | 1 | 0 | 0          | 0     | 0     | 0 | 0 | 0 | DA = 0                   |

- 25 -

# Page 33

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

|       | 1 | 0 | 0 | 0 | 0  | 1  | 0  | S    | DA = NEG(DA)                |
|-------|---|---|---|---|----|----|----|------|-----------------------------|
|       | 1 | 0 | 0 | 0 | 1  | 0  | 0  | S    | $DA = DX ^ 2$               |
|       | 1 | 0 | 0 | 0 | 1  | 0  | 1  | S    | $DA = DY ^2$                |
|       | 1 | 0 | 1 | 0 | 0  | 0  | 0  | S    | DA = ABS (DA)               |
|       | 1 | 0 | 1 | 1 | 0  | 0  | 0  | 0    | DA = DA / DY                |
|       | 1 | 0 | 1 | 1 | 0  | 0  | 0  | 1    | DA = DA / DY, $DY = DA% DY$ |
| CHIET | 1 | 1 | 0 | 0 | N3 | N2 | Nl | N0 D | A = DA << N                 |
| SHIFT | 1 | 1 | S | 1 | N3 | N2 | NI | N0 D | $A = DA \gg N$              |

Description:

- 1. S indicates whether the operation is a signed or unsigned operation
- 2. S1 indicates whether DX is a signed number and S2 indicates whether DY is a signed number
- $3.\ N3 \dots 0$  is a four-bit shift bit that can achieve up to 15 bit shift operations
- 4. Indicates that the value of this bit is not meaningless, can be set to 0 or 1, it is recommended to set to 0

### Register definition

| name | IO address                               | Functional description         |  |  |  |
|------|------------------------------------------|--------------------------------|--|--|--|
| DCSR | 0x20 (0x00)                              | Operation instruction register |  |  |  |
| DSIR | 0x21 (0x01) uDSC control status register |                                |  |  |  |

| DSSD | 0x22 (0x02)        | The 16-bit saturation operation of the accumulator DSA |
|------|--------------------|--------------------------------------------------------|
| DSDX | 0x10 (0x30)        | Operand DSDX, 16-bit read and write access             |
| DSDY | 0x11 (0x31)        | Operand DSDY, 16-bit read and write access             |
| DSAL | 0x38 (0x58) 32-bit | accumulator DSA [15: 0], 16-bit read and write access  |
| DSAH | 0x39 (0x59) 32-bit | accumulator DSA [31:16], 16-bit read and write access  |

### DSCR - Control status register

DSCR - uDSC control status register

| Address: 0x20 (0x00) Default: 0010_xxxx |                                                              |                                                                                           |                                                                |      |   |       |     |     |  |  |
|-----------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|---|-------|-----|-----|--|--|
| Bit                                     | 7                                                            | 6                                                                                         | 5                                                              | 4    | 3 | 2     | 1   | 0   |  |  |
| Name D                                  | SUEN                                                         | MM                                                                                        | D1                                                             | D0   | - | N.    | Z   | C   |  |  |
| R/W                                     | R/W                                                          | R/W                                                                                       | R/W                                                            | R/W  | - | R / W | R/W | R/W |  |  |
| Bit                                     | Name                                                         | description                                                                               | description                                                    |      |   |       |     |     |  |  |
| 7                                       | 7 DSUEN uDSC module enable control; 1 = enable, 0 = disabled |                                                                                           |                                                                |      |   |       |     |     |  |  |
| 6 MM                                    |                                                              | uDSC register mapping mode; detailed definition please refer to 16-bit mode of operation. |                                                                |      |   |       |     |     |  |  |
| Ü                                       | 6 MM                                                         | 0 = fast access mode, 1 = IO mapping mode                                                 |                                                                |      |   |       |     |     |  |  |
| 5                                       | D1                                                           | Division ope                                                                              | Division operation completion flag, 1 = operation is completed |      |   |       |     |     |  |  |
| 4                                       | D0                                                           | Divide opera                                                                              | Divide operation except 0 flag                                 |      |   |       |     |     |  |  |
| 3                                       | -                                                            | Unimplemen                                                                                | Unimplemented                                                  |      |   |       |     |     |  |  |
| 2                                       | N.                                                           | The result is                                                                             | The result is a negative flag                                  |      |   |       |     |     |  |  |
| 1                                       | Z                                                            | The result of                                                                             | The result of the operation is zero flag                       |      |   |       |     |     |  |  |
| 0                                       | C                                                            | 32 Adder car                                                                              | ry / borrow                                                    | flag |   |       |     |     |  |  |
|                                         |                                                              |                                                                                           |                                                                |      |   |       |     |     |  |  |

- 26 -

# Page 34

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# DSIR - operation instruction register

DSIR - uDSC operation instruction register

| Address: 0 | x21 (0x01) | Default: 0000_0000 |             |                 |                |                 |               |                  |                    |  |
|------------|------------|--------------------|-------------|-----------------|----------------|-----------------|---------------|------------------|--------------------|--|
| Bit        | 7          | 6                  | 5           | 4               | 3              | 2               | 1             | 0                |                    |  |
| Name       |            |                    | DSIR [7: 0] |                 |                |                 |               |                  |                    |  |
| R/W        |            |                    | R/W         |                 |                |                 |               |                  |                    |  |
| Bit        | Name       | description        |             |                 |                |                 |               |                  |                    |  |
| 7: 0       | IR         | uDSC operat        | ion instruc | tion. Please re | efer to the de | scription of tl | ne "Operation | n instruction de | efinition" section |  |

### DSDX - Operand Register DSDX

DSDX - uDSC Operand Register DX

| Address: ( | Default: 0000_0000                    |  |
|------------|---------------------------------------|--|
| Bit        | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |  |
| Name       | DSDX [15: 0]                          |  |
| R / W      | R/W                                   |  |
| Bit        | Name description                      |  |
| 15: 0      | DSDX 16-bit operand register DSDX     |  |

# DSDY - operand register DSDY

DSDY - uDSC operand register DY

| Address: ( | Default: 0000_0000                    |  |
|------------|---------------------------------------|--|
| Bit        | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |  |
| Name       | DSDY [15: 0]                          |  |
| R/W        | R / W                                 |  |
| Bit        | Name description                      |  |
| 15: 0      | DSDY 16-bit operand register DSDY     |  |

#### DSAL - Low 16 bits of the 32-bit accumulator DA

DSAL is - uDSC operand register DSA lower 16 bits

Address: 0x58 (0x38) Default: 0000\_0000

Bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Name  $\hspace{1cm} DSA \hspace{1cm} [15:0] \\ R \hspace{.05cm} / \hspace{.05cm} W \hspace{1cm} R \hspace{.05cm} / \hspace{.05cm} W$ 

Bit Name description

15: 0 DSAT 32-bit accumulator DSA low 16 bits

- 27 -

### Page 35

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### DSAH - The upper 16 bits of the 32-bit accumulator DA

DSAH - uDSC operand register The upper 16 bits of the DSA

Address: 0x59 (0x39) Default: 0000\_0000

Bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

 $\begin{array}{cc} \text{Name} & \quad \text{DSA [31:16]} \\ \text{R/W} & \quad \text{R/W} \end{array}$ 

Bit Name description

15: 0 DSAH The upper 16 bits of the 32-bit accumulator DSA

### DSSD - DA Saturation Operation Register

DSSD - 16-bit DA saturation operation result

Address: 0x22 (0x02) Default: 0000\_0000

Bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Name  $DSSD \, [15:0] \\ R \, / \, W \qquad \qquad R \, / \, W$ 

Bit Name description

15: 0 DSSD 16-bit saturated operation result of 32-bit accumulator DSA

### uDSC application example

### Example 1. Basic configuration and operation

The following is a simple subroutine (AVRGCC), which implements a 16-bit multiplication and returns 32-bit results. unsigned long  $dsu_xmuluu$  (unsigned short dy, unsigned short dx);

 $; \{r23, r22\} = AL$ 

The following is the compilation implementation code for the C function:

#include "Udsc\_def.inc" ; opcode definitions .global ; declare for called from C / C ++ code dsu xmuluu dsu xmuluu DSDX, r24 ; load DX out DSDY, r22 ; load DY out ldi r20, XMULUU ; load opcode DSIR, r20 out ; do multiply

r22, DSAL

in

r24, DSAH

 $\{r25, r24\} = AH$ 

- 28 -

Page 36

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# System clock and configuration

### System clock distribution

The LGT8FX8P supports multiple clock inputs. The system can work in three main clock sources, namely internal 32KHz

Calibrated RC Oscillator, Internal 32MHz Calibrated RC Oscillator, and External 400KHz ~ 20MHz Crystal Input.

The following figure shows the LGT8FX8P clock system distribution, CMU is the center of the entire clock management, responsible for the system clock frequency,

The same module to generate a separate clock and control the clock and so on. In general applications, do not all the clock with the same

When working in order to reduce system power consumption, the system power management switches the unused module clock according to the different sleep modes.

For details on the operation, refer to the section on power management.



### CPU\_clk

Used to drive the LGT8XM core and SRAM operation. Such as driving general purpose working registers, status registers, and so on.

After the CPU clock is stopped, the kernel will not continue to execute the instructions and perform the calculations. The system executes the SLEEP instruction to go to sleep Mode, the kernel clock will be turned off.

### Peri\_clk

Used to drive most peripheral modules, such as timers / counters, SPI, USART, and so on. The IO clock is also used to drive the external

Interrupt module. When the peripheral clock is halted, some peripherals that can use the wake-up system work independently

Clock or asynchronous mode. For example, TWI address recognition function can wake up most of the sleep mode, the address at this time The recognition part works in asynchronous mode.

E2P clk

The E2P\_clk clock is used to generate the FLASH interface access timing. E2P\_clk generates access to the E2PCTL access to the FLASH interface

The timing of the E2P clk Fixed 32-frequency (1MHz) from internal 32MHz HFRC oscillator. If the user needs to make

Use E2PCTL module to read and write internal program FLASH or data FLASH space, need to enable the internal 32MHz vibration

Device.

- 29

### Page 37

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### Asy\_clk

Asynchronous timer clock. The timer / event counter can be driven directly using an external clock or crystal (32.768K). This independence Clock mode, the timer can remain running while the system is in sleep mode.

#### WDT clk

Internal watchdog timer clock source, can be configured to select the internal 32KHz LFRC oscillator, or from the internal 32MHz HFRC 16-way (2MHz). After the system is powered on, the watchdog default clock source is 32KHz LFRC oscillator.

#### Clock source selection

LGT8FX8P supports four kinds of clock source input, the user can PMCR register to achieve the clock source enable control As well as the completion of the main clock switch. The following is the control structure of the PMCR:



LGT8FX8P internal OSC oscillator can work in high frequency and low frequency two modes, the user needs according to the external crystal. The actual size of the internal OSC oscillator is controlled in the correct mode. The same internal RC oscillator is also divided into high frequency and Low frequency two kinds. The lowest 4 bits of the PMCR register are used to control these four clock sources. The control relationship is as follows:

| PMCR     | Corresponds to the clock source                                         |
|----------|-------------------------------------------------------------------------|
| PMCR [0] | 32MHz RC enable control, 1 enabled, 0 off                               |
| PMCR [1] | 32KHz RC enable control, 1 enabled, 0 off                               |
| PMCR [2] | $400 K \sim 32 MHz \ OSC \ mode \ enabled, \ 1 \ enabled, \ 0 \ closed$ |
| PMCR [3] | 32K ~ 400K OSC mode enabled, 1 enabled, 0 off                           |

LGT8FX8P system power, the default use of 32MHz RC as a system clock source, the kernel work in the clock source of 8 points Frequency (2MHz). The user can change the default configuration by setting the PMCR register and the system prescaler register (CLKPR).

If the user needs to change the main clock source configuration, it is necessary to ensure that the clock source after switching is stable before switching the clock. State. It is therefore necessary to enable the required clock source by PMCR [3: 0] before switching to the master clock source and wait for the clock to stabilize After the set to switch.

When the user switches the master clock to the external crystal, although the user enables the external crystal, but does not rule out the configuration error or Crystal failure can not cause crystal vibration. If you switch to an external crystal at this time, the system will stop working immediately after switching. because This, from the system reliability considerations, it is recommended by opening the watchdog timer, from the software design point of view to avoid such questions

- 30 -

### Page 38

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

question.

After the clock source is enabled and waiting for stabilization, the master clock can be switched by PMCR [6: 5]. Where PMCR [5] is used for selection RC oscillator and external crystal, PMCR [6] is used to select the high-speed clock source and low-speed clock source.



#### Main clock source selection:

| PMCR [6] | PMCR [5] | Main clock source                             |
|----------|----------|-----------------------------------------------|
| 0        | 0        | Internal 32MHz RC Oscillator (System Default) |
| 0        | 1        | External 400K $\sim$ 32MHz high-speed crystal |
| 1        | 0        | Internal 32KHz RC oscillator                  |
| 1        | 1        | External 32K ~ 400KHz low-speed crystal       |

#### Clock source control timing

In order to protect the PMCR register from accidental modification, the modification of the PMCR register requires strict installation of the specified timing.

The highest bit of the PMCR register (PMCR [7]) is used to implement timing control. The user must first change the other bits of the PMCR

Set PMCR [7] first to change the value of other registers of PMCR during 6 cycles after setting operation. 6 cycles

, The direct modification to PMCR will fail.

Below to switch to the external high-speed crystal, for example, list the recommended steps:

- (1) Enable the clock source
  - Set PMCR [7] = 1
  - Set PMCR [2] = 1 in six cycles to enable external high-speed mode external crystal
  - wait for external crystal stability (waiting time due to different crystal and different, generally us level can wait)
- (2) toggle the main clock source
  - Set PMCR [7] = 1
  - Set PMCR [6: 5] = 01 in six cycles, the system will automatically switch the working clock to the external crystal
  - Perform several NOP operations to improve stability (optional operation)

[Note]: In the above operation to switch the main clock, to ensure that the current system clock to work properly, in the switch to the external crystal After the vibration, you can turn off the internal RC oscillator before.

- 31 -

# Page 39

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### System clock prescaler control

The LGT8FX8P has a system clock prescaler internally that can be controlled by the clock prescaler register (CLKPR).

This function can be used to reduce system power consumption when the system does not require very high processing power. Prescaler settings for system support The clock source is valid. Clock prescaler can affect the kernel execution clock and so the synchronization peripherals.

When switching between different clock prescaler settings, the system clock prescale ensures that no hair is generated during the switching process

Thorns, but will ensure that there will be no high frequency of the middle state. The frequency switching is performed immediately, and when the register change takes effect, Up to 2 to 3 current system clock cycles, the system clock switches to the new divide clock.

In order to avoid erroneous operation on the clock divider register, the modification to CLKPR must also follow a special timing flow

Cheng: Set the clock prescaler change enable bit (CLKPCE) to 1, CLKPR other bit is 0

• Write the required value to CLKPS in four cycles, while CLKPCE is written to 0

Before changing the clock prescaler register, it is necessary to disable the interrupt function to ensure that the write timing can be performed intact. Refer to the Register Description section of this section for a detailed definition of the main clock prescaler register CLKPR.

### Internal RC oscillator calibration

The LGT8FX8P includes two calibratable RC oscillators that are calibrated to achieve accuracy of less than  $\pm$  1%. its

The 32MHz RC is used by default for the system operating clock.

LGT8FX8P pre-production, the internal 32MHz HFRC and 32KHz LFRC are calibrated, and the calibration value into the system

Configure the information area. During system power saving, these calibration values will be read into the internal registers,

Recalibrate RC frequency.

The calibration register is located in the IO address space and the user program can read and write. For the frequency of special needs of the application, you can Adjust the frequency output of the internal oscillator by modifying the calibration register. Modifying the calibration register does not change the factory configuration letter. The system register will return to the factory settings if the operation is reloaded or the user-initiated configuration bit is reloaded.

### Register definition

#### 32MHz HFRC Oscillator Calibration Register - RCMCAL

RCMCAL - 32MHz HFRC calibration register

RCMCAL: 0x66 Default: factory configuration Bits RCCAL [7: 0] R/W

Bit definition

[7: 0] RCCAL After the system is powered up, the value of the register will be replaced by the RC calibration value in the system configuration information change.

- 32 -

### Page 40

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### 32KHz RC Oscillator Calibration Register - RCKCAL

RCKCAL - 32MHz RC Calibration Register

RCKCAL: 0x67 Default: Factory setting Bits RCKCAL [7: 0] R / W R / W

Bit definition

[7: 0] RCKCAL Writes Calibration Values to RCKCAL Register Complete Calibration of 32KHz RC Oscillator

#### Clock Source Management Register - PMCR

PMCR - clock source management register

| PMCR: 0xF2     | 2         | Default: 0x03                                                         |     |     |     |     |     |  |  |
|----------------|-----------|-----------------------------------------------------------------------|-----|-----|-----|-----|-----|--|--|
| Bits           | PMCE CLKF | MCE CLKFS / CLKSS WCLKS OSCKEN OSCMEN RCKEN RCMEN                     |     |     |     |     |     |  |  |
| R/W            | R/W       | R/W                                                                   | R/W | R/W | R/W | R/W | R/W |  |  |
| Bit definition |           |                                                                       |     |     |     |     |     |  |  |
| [0]            | RCMEN     | Internal 32MHz RC oscillator enable control, 1 enabled, 0 disabled    |     |     |     |     |     |  |  |
| [1]            | RCKEN     | Internal 32KHz RC oscillator enable control, 1 enabled, 0 disabled    |     |     |     |     |     |  |  |
| [2]            | OSCMEN    | External high frequency crystal enable control, 1 enabled, 0 disabled |     |     |     |     |     |  |  |

| [3] | OSCKEN | External low frequency crystal enable control, 1 enabled, 0 disabled WDT clock source selection,                 |  |  |  |  |
|-----|--------|------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| [4] | WCLKS  | 0 - Selects an internal 32MHz HFRC oscillator with 16 divisions                                                  |  |  |  |  |
|     |        | 1 - Internal 32KHz LFRC oscillator                                                                               |  |  |  |  |
| [5] | CLKSS  | Main clock source selection control, select the clock source type, refer to the clock source selection unit      |  |  |  |  |
| [3] | CLKSS  | Minute                                                                                                           |  |  |  |  |
| [6] | CLKFS  | Main clock source frequency control, select the clock frequency type, please refer to the clock source selection |  |  |  |  |
| [σ] | CERTS  | section                                                                                                          |  |  |  |  |
|     |        | The PMCR register changes the enable control bits.                                                               |  |  |  |  |
| [7] | PMCE   | Before changing other locations of PMCR, you must first set this bit, then at four                               |  |  |  |  |
|     |        | Set the value of the other bits in the cycle.                                                                    |  |  |  |  |

# Master clock prescaler register - CLKPR

CLKPR - Master clock prescaler register

| CLKPR: 0x61    |                               |             |     | Default: 0x03 |     |     |           |                     |    |
|----------------|-------------------------------|-------------|-----|---------------|-----|-----|-----------|---------------------|----|
| Bits           | WCE                           | CKOEN1 CKOE | EN0 | -             | PS3 | PS2 | PS1       | PS0                 |    |
| R/W            | R/W                           | R/W         | R/W | -             | R/W | R/W | R / W     | R / W               |    |
| Bit definition |                               |             |     |               |     |     |           |                     |    |
|                | Clock prescaler selection bit |             |     |               |     |     |           |                     |    |
|                |                               | PS3         | PS2 | PS1           | PS0 |     | Frequency | y division paramete | rs |
| [3: 0]         | CLKPS                         | 0           | 0   | 0             | 0   |     | 1         |                     |    |
|                |                               | 0           | 0   | 0             | 1   |     | 2         |                     |    |
|                |                               | 0           | 0   | 1             | 0   |     | 4         |                     |    |

- 33 -

# Page 41

| LGT8FX8P Series | - Programming Man | nual 1.0.1                                                                             |                                                       |           | L | ogicGreen Technologies Co., LTD |  |  |
|-----------------|-------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------|-----------|---|---------------------------------|--|--|
|                 |                   | 0                                                                                      | 0                                                     | 1         | 1 | 8 (default configuration)       |  |  |
|                 |                   | 0                                                                                      | 1                                                     | 0         | 0 | 16                              |  |  |
|                 |                   | 0                                                                                      | 1                                                     | 0         | 1 | 32                              |  |  |
|                 |                   | 0                                                                                      | 1                                                     | 1         | 0 | 64                              |  |  |
|                 |                   | 0                                                                                      | 1                                                     | 1         | 1 | 128                             |  |  |
|                 |                   | 1                                                                                      | 0                                                     | 0         | 0 | 256                             |  |  |
|                 |                   |                                                                                        | Oth                                                   | er values |   | Keep it                         |  |  |
| [4]             | -                 | Keep not u                                                                             | ised                                                  |           |   |                                 |  |  |
| [5]             | CKOEN0            | Set whether                                                                            | Set whether the system clock is output on the PB0 pin |           |   |                                 |  |  |
| [6]             | CKOEN1            | Set whether                                                                            | Set whether the system clock is output on the PE5 pin |           |   |                                 |  |  |
|                 |                   | Clock prescaler changes clock control                                                  |                                                       |           |   |                                 |  |  |
| [7]             | WCE               | Before changing the other bits of the CLKPR register, you must first set it separately |                                                       |           |   |                                 |  |  |
| [7]             |                   | CKWEN is 1, and then in the next four system cycles, the other bits                    |                                                       |           |   |                                 |  |  |

Set up. After four cycles, CKWEN is automatically cleared.

- 34 -

#### Page 42

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Power management

#### Overview

Sleep mode reduces system power by turning off the system clock and the clock module. LGT8FX8P offers very much Flexible and diverse sleep mode and module controller, the user can be based on the application, to achieve the best low-power configuration.

LGT8FX8P does not automatically turn off analog function modules when entering Sleep mode, such as ADC, DAC, Comparator (AC), low-voltage reset module (LVD), etc., the software needs to be in accordance with the application requirements, before entering the unwanted analog power Can, and after the system wake up to restore the correct state.

The LGT8FX8P supports a variety of sleep modes, including the ADC-specific noise cancellation mode, which eliminates ADC conversion.

The digital part of the process is interfering with the ADC power supply. In addition, the other are power control mode, divided into five kinds:

Sleep mode Function Description

Idle mode (IDLE) Only close the kernel clock, other peripheral modules work properly, all valid interrupt source can be

To wake up the kernel

Power saving mode (Save)As with the DPS0 mode, the Save mode is compatible with the LGT8FX8D

Power-down mode (DPS0)As with the Save mode, support wake-up sources include:

- All pin levels change
- Watchdog time wake-up
- Asynchronous mode TMR2 wake-up

Power down mode (DPS1)Turn off all internal and external oscillators to support wake-up sources including:

- All pin external level changes
- External interrupt 0/1
- Watchdog timer operating at 32K LFRC

Power-down mode (DPS2)Off the core power, the lowest power mode, support wake-up source include:

- External reset
- PORTD pin change
- LPRC timer wake-up (128ms / 256ms / 512ms / 1s)

It is important to note that the process of waking from DPS2 is the same as a power-on reset

LGT8FX8P support deep sleep DPS2, in this mode, the system internal LDO in power-down state, the kernel register,

All peripheral controllers and SRAM are all powered down, and the data will not be maintained. FLASH memory unit also

Will be in the power-down state, so DPS2 mode to achieve the minimum system power consumption. Power-down mode can be via port D (PORTD)

Pin level change wake up, you can also choose 5 level wake-up. The timer for wake-up DPS2 is not supported for calibration,

Accuracy of about 15%, only suitable for low-precision time to wake up the application.

The system wake up from the DPS2 mode, will first open the LDO, the process and the same power process. The chip will perform complete The power-on reset process starts, loads the configuration information, and then runs the program from the address pointed to by the reset vector.

In addition to DPS2 other than the mode, will not turn off the internal power supply, in the sleep process, all the register information and RAM Data will not be lost. After waking up, the kernel continues from the last instruction before hibernation.

- 35 -

#### Page 43

As shown in the figure above, the LGT8FX8P controls the entire configuration through the Sleep Mode Controller (SMU) and the Clock Management Unit (CMU) Power consumption of the system. From the level of power savings, we can divide the power consumption into four levels:

1/0 1/0 1/01/0

The first level is controlled by the PRR register module operating clock, by turning off the clock without using the module, saving the system.

The dynamic power consumption of the system. Under normal circumstances, this level can save power consumption is not obvious.

The second level is by switching the master clock source to the low frequency clock and turning off the unused clock source module as well as other simulations.

Module, this mode can basically get a very considerable system running power and sleep power consumption.

The third level is achieved by allowing the system to enter power-down mode (DPS1), DPS1 mode LGT8FX8P can get polar Standby power, wake-up from power-down mode, the software can read through the MCUSR register before the reset state.

The fourth level is power-down mode (DPS2), this mode will turn off the core power supply, can achieve the lowest system power consumption. because Off the kernel power, this mode all the data will be lost. Wake up immediately after the implementation of a power-on reset process,

The system restarts from the reset vector.

## AWSON power management

Compared with the LGT8FX8D, power-down mode DPS2 is a new power mode. DPS2 mode is used for hibernation power consumption Have higher requirements for applications. After entering the DPS2 mode, the system only maintains a static module (AWSON) in the working state, Other circuits are in a completely power-down state.

AWSON module dedicated to the DPS2 mode is responsible for sleep and wake-up control, AWSON module mainly by the IO wake-up control Logic and a low-power LPRC. The software can be implemented by the IOCWK register and the DPS2R register AWSON control.

The IOCWK register is used to control the wake-up function of PD0  $\sim$  7 level change. The DPS2R register is used to control the DPS2 mode As well as the functional mode of LPRC. Refer to the register definition section at the end of this section for specific information.

Before using DPS2 mode, the software sets IOCWK to enable the desired wakeup IO, or via the DPS2R register enable

LPRC and configure the timer wake-up period, and then enable the DPS2 mode through the DPS2EN bit in the DPS2R register. Set up finished

After the software, the software needs to set the DPS2 sleep mode through the SMCR register, and then execute the SLEEP instruction to enter the sleep.

#### Page 44

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Sleep mode and wake source

LGT8FX8P supports five sleep modes, the user can choose the appropriate sleep mode according to application requirements. SMCR deposit Device contains the sleep mode control settings, the implementation of SLEEP instructions, the kernel into sleep mode. To get more ideal Sleep power, it is recommended that the kernel into the sleep mode before the closure of all unused clock and analog modules. But need to note It is intended that some wake-up sources need to work clocks, and if you need to use such wake-up sources, keep the relevant clock source Working state.

Sleep mode and wake mode:

| Sleep mode Valid cl                    |                |      | lock |                  |                              |               | Wake source   |         |                |       |     |                                |
|----------------------------------------|----------------|------|------|------------------|------------------------------|---------------|---------------|---------|----------------|-------|-----|--------------------------------|
|                                        |                |      | ADC  | lead<br>ADC foot |                              | outer<br>unit | TWI           | TWI ADC |                |       | PD  |                                |
|                                        | nuclea<br>Time | Time | Time | step<br>Time     | enElectri<br>level<br>change | city<br>Off   | site<br>match |         | change<br>Knot | overf |     | Electricity<br>level<br>change |
|                                        | bell           | bell | bell | bell             | The                          |               | With          | Off     | bundle         | Out   | Off | The                            |
| Idle mode (IDLE)                       |                | X    | X    | X                | X                            | X             | X             | X       | X              | X     | X   | X                              |
| ADC noise suppression                  |                |      | X    | X                | X                            | X             | X             | X       | X              | X     |     | X                              |
| Power saving mode (SAV                 | E)             |      |      | X                | X                            | X             | X             | X       |                | X     |     | X                              |
| Power-down mode (DPS0 (With RC32K)     | )              |      |      | X                | X                            | X             |               | X       |                | X     |     | X                              |
| Power down mode (DPS1 (Without RC32K)  | )              |      |      | X                | X                            | X             |               | X       |                |       |     | X                              |
| Power-down mode (DPS2<br>(Without LDO) | )              |      |      |                  |                              |               |               |         |                |       |     | X                              |

If you need to enter the above five kinds of sleep mode, SMCR in the SE bit must be set to enable sleep mode control. then Execute a SLEEP instruction. SM0 / 1/2 in SMCR is used to select a different sleep mode. Please refer to the specific information Test the following description.

When the MCU is in Sleep mode, if the wake source is active, the MCU will wake up after 4 cycles and continue execution instruction. If the interrupt remains active, the interrupt will also respond immediately to the interrupt service routine. If in SLEEP mode A system reset occurs and the MCU will be woken up and executed from the reset vector.

When the MCU is in Power / Off mode, the system can wake up via external interrupt INTO / 1, wake up after the MCU will sleep before the location to continue.

#### Idle mode (IDLE)

When SM2 ... 0 is set to 000, after the SLEEP instruction is executed, the MCU enters IDLE mode and IDLE mode will be turned off Out of the kernel working clock, in addition to other peripherals can work properly.

IDLE mode can be awakened by external interrupts and internal interrupts. If you do not need to use the comparator and ADC To wake up the source, it is recommended to turn it off.

IDLE mode because only the kernel to run off the clock, it can not be significantly reduced power consumption. IDLE mode, The kernel will also stop executing and fetch instructions, thus reducing the power consumption of the internal program FLASH.

But IDLE mode has a more flexible way to wake up, the user can reduce the system by reducing the main clock and do not need Of the module to get more ideal running power consumption.

- 37 -

#### Page 45

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

ADC noise suppression mode

#### LGT8F88P LGT8F168P LGT8F328P

When SM2 ... 0 is set to 001, the MCU enters the ADC noise suppression mode after executing the SLEEP instruction. In this mode, The kernel and most peripherals will stop working, ADC, external interrupt, TWI address match, WDT, and work on asynchronous Clock mode 2 / timer 2 can work normally.

ADC noise always used to provide a good working environment for ADC conversion. Reduce the number of analog modules

Conversion of high frequency interference. After entering this mode, the ADC will automatically start the sample conversion, the converted data is saved to the ADC data Register, the ADC conversion end interrupt will wake the MCU from ADC noise mode.

#### Power saving mode (Save)

When SM2 ... 0 is set to 010, the MCU enters the Save mode after executing the SLEEP instruction. In this mode, the system Will close the working clock of all modules. This mode is due to the shutdown of all modules of the working clock, so only through the asynchronous Mode wake-up, external interrupt, TWI address match, and WDT operating in independent clock source mode can generate this mode Type of wake-up signal.

This mode can turn off all modules except the master clock source. In order to achieve a more ideal operating power, it is recommended to enter Before entering this mode, switch the system master clock to internal 32K RC or external 32KHz low frequency crystal, and then turn off the To the unused clock source and the analog module.

#### Power down mode DPS0

When SM [2: 0] is set to 110, the MCU will enter DPS0 mode after executing the SLEEP instruction. After entering DPS0, In addition to the internal 32KHz RC, other clock sources are turned off. This mode can be woken up by an external interrupt INT0 / 1; Enabled WDT interrupt function, can also be achieved through the WDT wake-up time.

#### Power down mode DPS1

When SM [2:0] is set to 011, the MCU will enter DPS1 mode after executing the SLEEP instruction. After entering DPS1, All system clocks are turned off. This mode can be used to change the level of IO, watchdog wake up.

#### Power down mode DPS2

Set SM [2: 0] to 111 and enable AWSON module through DPS2EN of DPSR2 register, execute SLEEP means

So that after entering the DPS2 mode. After entering DPS2 mode, the system shuts down the core power supply. So the register and the RAM data Will be lost. The wake-up procedure from DSP2 is the same as the power-on reset process.

In the DPS2 mode, since the core voltage is turned off and the register information is lost, the control status of the port is all To return to the input state, all IO output driver and pull-up control will also be turned off.

## FLASH power control and fast wakeup

When the system is in SLEEP mode, the kernel will not continue to execute the instruction, then you can choose to turn off the FLASH power Source to achieve lower standby power consumption. This function can be implemented by the FPDEN bit control of the MCUCR register;

In power down mode, the system can use an external interrupt or WDT wake-up, in order to filter out the external signal may interfere, The internal wake-up circuit contains a configurable filter circuit that allows the user to select the appropriate filter width as needed. Filter

The configuration of the circuit can be implemented by the FWKPEN of the MCUCR register.

MCUCR [FWKPEN] Filter width control:

- 38 -

# Page 46

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

FWKPEN Filter width
0 260us (default)
1 32us

## Register description

Sleep mode control register - SMCR

SMCR - Sleep mode control register

SMCR: 0x33 (0x53) Default: 0x00

Bits SM2 SM1 SM0 SE

| R / W<br>Bit definition |    | -       |              |           | R/W             | R / W            | R/W           | R / W            |                     |
|-------------------------|----|---------|--------------|-----------|-----------------|------------------|---------------|------------------|---------------------|
|                         |    | Sleep m | ode enab     | le contro | l bit, set to 1 | after executir   | ng the SLEEP  | instruction, the | kernel              |
| [0]                     | SE | Will go | into slee    | p mode. T | The SE bit p    | rotects the sys  | tem from acci | dentally enterir | ng sleep mode. Call |
|                         |    | Wake u  | p, it is rec | commend   | ed to immed     | liately clear th | ne SE bit.    |                  |                     |
|                         |    | Sleep m | ode selec    | ction     |                 |                  |               |                  |                     |
|                         |    | SM2     | SM1          | SM0       | Mode            | description      |               |                  |                     |
|                         |    | 0       | 0            | 0         | IDLE :          | mode             |               |                  |                     |
|                         |    | 0       | 0            | 1         | ADC r           | noise suppress   | ion mode      |                  |                     |
| [3: 1]                  | SM | 0       | 1            | 0         | Save n          | node             |               |                  |                     |
|                         |    | 0       | 1            | 1         | DPS1            | mode             |               |                  |                     |
|                         |    | 1       | 1            | 0         | DPS0            | mode             |               |                  |                     |
|                         |    | 1       | 1            | 1         | DPS2            | mode             |               |                  |                     |
|                         |    |         | Others       |           | Keep r          | not used         |               |                  |                     |
| [7: 4]                  | -  | Keep no | ot used      |           |                 |                  |               |                  |                     |

Power Saving Control Register - PRR

PRR - Power saving control register

| PRR: 0x64      |            | Default: 0x00                                   |                                                     |         |                |              |     |     |  |  |  |
|----------------|------------|-------------------------------------------------|-----------------------------------------------------|---------|----------------|--------------|-----|-----|--|--|--|
| PRR            | PRTWI PRTI | RTWI PRTIM2 PRTIM0 - PRTIM1 PRSPI PRUART0 PRADC |                                                     |         |                |              |     |     |  |  |  |
| R/W            | R/W        | R/W                                             | R/W                                                 | -       | R/W            | R/W          | R/W | R/W |  |  |  |
| Bit definition |            |                                                 |                                                     |         |                |              |     |     |  |  |  |
| [0]            | PRADC      | Set to 1                                        | to turn off th                                      | e ADC   | controller cl  | ock          |     |     |  |  |  |
| [1]            | PRUART0    | Set to 1                                        | Set to 1 to turn off the clock of the USART0 module |         |                |              |     |     |  |  |  |
| [2]            | PRSPI      | Set to 1                                        | to turn off th                                      | e SPI n | nodule clock   |              |     |     |  |  |  |
| [3]            | PRTIM1     | Set to 1                                        | to turn off th                                      | e Time  | r of Timer / I | Event Counte | r 1 |     |  |  |  |
| -              | -          | Keep no                                         | t used                                              |         |                |              |     |     |  |  |  |
| [5]            | PRTIM0     | Set to 1                                        | to turn off th                                      | e Time  | r of Timer / I | Event Counte | r 0 |     |  |  |  |
| [6]            | PRTIM2     | Set to 1                                        | to turn off th                                      | e Time  | r of Timer / I | Event Counte | r 2 |     |  |  |  |
| [7]            | PRTWI      | Set to 1                                        | to turn off th                                      | e TWI   | module clock   | c            |     |     |  |  |  |

- 39 -

Page 47

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

WCE

Power Saving Control Register - PRR1

PRR1 - Power saving control register 1

| PRR1: 0x65     |        |                       | Dei        | fault: 0x00      |               |             |       |
|----------------|--------|-----------------------|------------|------------------|---------------|-------------|-------|
| PRR1           |        | PRWDT                 | -          | PRTIM3           | PREFL         | PRPCI       | -     |
| R/W            |        | R / W                 | -          | R/W              | R/W           | R/W         | -     |
| Bit definition |        |                       |            |                  |               |             |       |
| [0]            | -      | Keep not used         |            |                  |               |             |       |
| [1]            | PRPCI  | Set to 1, turn off ex | ternal pir | change and e     | xternal inter | rupt module | clock |
| [2]            | PREFL  | Set to 1, turn off th | e FLASH    | controller into  | erface clock  |             |       |
| [3]            | PRTIM3 | Set to 1 to turn off  | the TMR    | 3 controller clo | ock           |             |       |
| [4]            | -      | Keep not used         |            |                  |               |             |       |
| [5]            | PRWDT  | Set to 1 to turn off  | the WDT    | counter clock    |               |             |       |
| [7: 6]         | -      | Keep not used         |            |                  |               |             |       |
|                |        |                       |            |                  |               |             |       |

MCU Control Register - MCUCR

MCUCR - MCU control register

MCUCR: 0x35 (0x55) Default: 0x00

MCUCR FWKEN FPDEN EXRFD PUD IRLD IFAIL IVSEL

| R/W            | R / W | R/W       | R/W                                                        | R/W            | W/O              | R/O            | R/W          | R/W                |                 |  |  |  |
|----------------|-------|-----------|------------------------------------------------------------|----------------|------------------|----------------|--------------|--------------------|-----------------|--|--|--|
| Bit definition |       |           |                                                            |                |                  |                |              |                    |                 |  |  |  |
| [0]            | WCE   | MCU       | CR update e                                                | nable bit, be  | fore updating    | MCUCR, y       | ou need to s | et this bit first, |                 |  |  |  |
| [۷]            | WCL   | The u     | pdate to the                                               | MCUCR reg      | gister is then o | completed in   | 6 cycles     |                    |                 |  |  |  |
| [1]            | IVSEL | Interr    | upt vector se                                              | lection bit, t | his bit is set a | fter the inter | rupt vector  | address will be    | based on IVBASE |  |  |  |
| [1]            | IVSEL | The v     | The value of the register is mapped to the new address     |                |                  |                |              |                    |                 |  |  |  |
|                |       | Syste     | m Configura                                                | tion Bit Load  | d Failure Flag   | <u>,</u>       |              |                    |                 |  |  |  |
| [2]            | IFAIL | 0 = T     | he configurat                                              | tion informa   | tion is verifie  | d              |              |                    |                 |  |  |  |
|                |       | 1 = cc    | onfiguration i                                             | nformation     | failed to load   |                |              |                    |                 |  |  |  |
| [3]            | IRLD  | Writin    | Writing 1 will reload the system configuration information |                |                  |                |              |                    |                 |  |  |  |
|                |       | Globa     | ıl pull-up dis                                             | abled bit      |                  |                |              |                    |                 |  |  |  |
| [4]            | PUD   | $0 = E_1$ | nable global                                               | pull-up cont   | rol              |                |              |                    |                 |  |  |  |
|                |       | $1 = T_1$ | 1 = Turn off all IO pull-up resistors                      |                |                  |                |              |                    |                 |  |  |  |
|                |       | Exter     | nal reset filte                                            | r disable bit  |                  |                |              |                    |                 |  |  |  |
| [5]            | EXRFD | $0 = E_1$ | nable externa                                              | ıl reset (190ı | us) digital filt | er             |              |                    |                 |  |  |  |
|                |       | 1 = D     | isable extern                                              | al reset of th | ne digital filte | r circuit      |              |                    |                 |  |  |  |
|                |       | Flash     | Power / dow                                                | n enable cor   | ntrol            |                |              |                    |                 |  |  |  |
| [6]            | FPDEN | 0: Aft    | er the systen                                              | sleep, the     | e FLASH ren      | nains powere   | ed on        |                    |                 |  |  |  |
|                |       | 1: Sys    | stem SLEEP                                                 | after the FL   | ASH power        |                |              |                    |                 |  |  |  |
|                |       | Fast v    | vake-up mod                                                | e enable cor   | ntrol, only val  | id for Power   | r / Off mode |                    |                 |  |  |  |
| [7]            | FWKEN | 0: 260    | us filter dela                                             | ıy             |                  |                |              |                    |                 |  |  |  |
|                |       | 1: 321    | 1: 32us filter delay                                       |                |                  |                |              |                    |                 |  |  |  |

- 40 -

# Page 48

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# PD Group Level Change Wake Control Register - IOCWK

IOCWK - PD group level change wake-up control register

| IOCWK: 0:      | xAE      |            |         |           | Default: 0x00 |     |     |     |  |  |
|----------------|----------|------------|---------|-----------|---------------|-----|-----|-----|--|--|
| Bits           | IOCD7 IC | OCD6 IOCD5 | OCD1 IO | CD1 IOCD1 | IOCD1         |     |     |     |  |  |
| R/W            | R/W      | R / W      | R/W     | R/W       | R / W         | R/W | R/W | R/W |  |  |
| Bit definition |          |            |         |           |               |     |     |     |  |  |

[7: 0] IOCWK Set the corresponding bit to enable pin change of wakeup function of PD group IO

# DPS2 mode control register - DPS2R

DPS2R - DPS2 mode control register

| DPS2R: 0x      | кAF   |              |            |           | Default: 0x | 00   |      |      |
|----------------|-------|--------------|------------|-----------|-------------|------|------|------|
| Bits           | -     | -            | -          | -         | DPS2E LF    | PRCE | TOS1 | TOS0 |
| R/W            | -     | -            | -          | -         | R/W         | R/W  | R/W  | R/W  |
| Bit definition | ı     |              |            |           |             |      |      |      |
|                |       | LPRC timer   | wakeup so  | ettings:  |             |      |      |      |
|                |       | 00 = 128 ms  |            |           |             |      |      |      |
| [1:0]          | TOS   | 01 = 256ms   |            |           |             |      |      |      |
|                |       | 10 = 512 ms  |            |           |             |      |      |      |
|                |       | 11 = 1s      |            |           |             |      |      |      |
|                |       | LPRC enabl   | e control  |           |             |      |      |      |
| [2]            | LPRCE | 0 = disable  | LPRC time  | er        |             |      |      |      |
|                |       | 1 = Enable l | LPRC time  | er        |             |      |      |      |
|                |       | DPS2 mode    | enable cor | ntrol bit |             |      |      |      |
| [3]            | DPS2E | 0 = disable  | DPS2 mod   | e         |             |      |      |      |
|                |       | 1 = Enable 1 | OPS2 mod   | e         |             |      |      |      |

[7: 4] - Keep it

- 41 -

## Page 49

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# System control and reset

### Overview

After the system is reset, all I / O registers are set to their initial values, starting with the reset vector carried out. On the interrupt vector address of the LGT8FX8P, an RJMP - relative jump instruction must be used to jump to the reset process sequence. If the program is not used to interrupt, no interrupt source is enabled, the interrupt vector will not be used, the interrupt vector area It can be used to store the user's program code.

When the reset is active, all I / O ports immediately enter their initial state. Most I / O initialization states are input And turn off the internal pull-up resistor. I / O with analog input function is also initialized to digital I / O function.

When the reset becomes inactive, the LGT8FX8P internal timer counter starts to be used for broadening the reset. Widen the reset The width of the signal is used to ensure that the power supply in the system and the clock and other modules enter a stable state.

#### Reset source

LGT8FX8P supports a total of six reset sources:

- Power-on reset: When the operating voltage of the system is low, the reset value of the internal POR module is valid.
- External reset: the external reset pin on the chip on a certain width of the low level pulse, external reset is valid.
- Watchdog reset: When the watchdog module is enabled, the system will reset if the watchdog timer times out.
- Low voltage reset: LGT8FX8P has a low voltage detection module (LVD), when the system power supply is lower than the LVD When the reset threshold is set, the MCU will also be reset.
- Software reset: LGT8FX8P internal has a dedicated software to trigger the reset register, the user can through this
  The register resets the MCU at any time.
- $\bullet$  OCD Reset: OCD Reset is issued by the debugger module for direct resetting the MCU core.

### Reset system structure diagram:



OCD Reset

Clock Sources

## Page 50

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### Power on reset

The power-on reset signal is generated by an internal voltage detection circuit. When the system power supply (VCC) is lower than the detection threshold, power up The reset signal is valid. Refer to the Electrical Parameters section for the detection threshold for power-on reset.

Power-on reset circuit to ensure that the chip in the power process in a reset state, the chip after power from a known

Steady state to start running. Power-on reset signal will be the chip internal expansion of the counter to ensure that after the power of the internal An analog module, such as an RC oscillator, can enter a stable operating state.

VTH
VCC
200us 200us
VPOR

#### External reset

A low level is applied to the external reset pin (RSTN), and the external reset is active immediately. The width of the low level is greater than one Minimum reset pulse width requirement. External reset is asynchronous reset, even if the chip does not have clock operation, external reset is still possible Enough to reset the chip. The external reset pin of the LGT8FX8P can also be used as a general purpose I/O. Power on the chip After default, as an external reset function. The user can configure the external reset function of the pin by registering the register But can be used as a normal I/O. For details, refer to the description section of the IOCR register.

RESETN Vrst

10us
Internal
RESET

> 200us

## Low voltage detection (LVD) reset

The LGT8FX8P contains a programmable low voltage detection (LVD) circuit internally. LVD is also the detection of VCC voltage changes, However, unlike the power-on reset, the LVD can select the threshold for the detection voltage. The user can operate directly through the VDTCR The registers are selected between the different voltage thresholds. LVD voltage detection circuit with  $\pm$  10mV  $\sim$   $\pm$  50mV hysteresis characteristics, Used to filter out the VCC voltage jitter. When LVD is enabled, if VCC's voltage drops to the set reset threshold, LVD is complex Bit will be effective immediately. When VCC is increased above the reset threshold, the internal reset expansion circuit starts and the reset continues to widen At least 1 millisecond.

## Page 51

LOGICGreen Technologies Co., LTD

VCC
VTH+
VTH
VTH

ADDRESET

LVD RESET

LIND RESET

LIND RESET

LIND RESET

Slims

Slims

# Watchdog reset

When the watchdog timer overflows, the watchdog system reset function is enabled and will immediately generate a cycle of the system Reset signal. The watchdog reset signal is also broadened by the internal delay counter. Watchdog controller for detailed operation, Please refer to the detailed section below.

1 CK Cycle

WDT

TIME-OUT

16us Extend

INTERNAL

RESET

## Software reset, OCD reset

Software reset is the user through the operation of the VDTCR register sixth trigger, software reset timing and watchdog reset Completely similar. The interior will reset the signal by 16us.

OCD reset generated by the internal debugger unit, OCD reset is generally controlled by the debugger, the user software can not Trigger OCD reset.

- 44 -

## Page 52

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Watchdog timer

- Clock optional internal 32KHz RC or internal 32MHz RC 16-way (2MHz)
- Supports interrupt mode, reset mode and reset interrupt mode
- The timer can be up to 8 seconds

The LGT8FX8P contains an enhanced watchdog timer (WDT) module internally. The WDT timer can operate clock

Is the internal 32KHz RC oscillator, it can also be internal 32MHz RC oscillator 16 frequency. WDT counter overflow

After the output, you can output an interrupt or a system reset signal. In normal use, the need for software to implement one

WDR - The watchdog timer reset instruction restarts the counter before overflowing. If the system does not have to execute WDR

Instruction, the WDT will generate an interrupt or a system reset.

The structure of the watchdog timer is shown in the following figure:



In interrupt mode, an interrupt request signal is generated after a WDT overflow. You can use this interrupt as a break

Sleep mode wake-up signal can also be used as a general system timer. For example, you can use this break limit

The execution time of an operation, and the termination of a current task in the overflow. In system reset mode, the WDT is counting

A system reset signal is generated immediately after the overflow. The most typical use is to prevent the system from crashing or running away.

The third mode, is to reset the interrupt mode, combined with the interrupt and reset two functions. The system will first respond to the WDT

Interrupt function, exit WDT interrupt reset program, immediately switch to reset mode. This feature can support the complex

Bit before the preservation of some of the more critical parameter information.

In order to prevent the WDT from being accidentally disabled, the operation to turn off the WDT must be performed at a strictly defined timing. the following The code describes how to turn off the watchdog timer. The following example assumes that the interrupt has been disabled, so the entire operation flow The process will not be interrupted.

- 45 -

Page 53

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Example of the watchdog enable and shutdown operation:

Assembly code

WDT\_OFF:

; Turn off global interrupt

CL

; Reset watchdog timer

WDR

; Clear WDRF in MCUSR

IN r16, MCUSR

```
ANDI r16, ~ (1 << WDRF)
   OUT MCUSR, r16
   ; Write logical one to WDCE and WDE
  ; Keep old Prescaler setting to prevent unintentional time-out
  LDS r16, WDTCSR
  ORI r16, (1 << WDCE) | (1 << WDE)
  STS WDTCSR, r16
  ; Turn off WDT
  LDI r16, (0 << WDE)
  STS WDTCSR, r16
  ; Turn on global interrupt
  RET
C language code
void WDT OFF (void)
   __disable_interrupt ();
   __watchdog_reset ();
  / * Clear WDRF in MCUSR * /
  MCUSR & = \sim (1 << WDRF);
  / * Write logical one to WDCE and WDE * /
  / * Keep old Prescaler setting to prevent unintentional time-out * /
  WDTCSR | = (1 << WDCE) | (1 << WDE);
  / * Turn off WDT * /
  WDTCSR = 0x00;
   __enable_interrupt ();
[Tips]
      If the WDT is accidentally enabled, such as the program running, the chip will be reset, but the WDT is still enabled. If used
      The WDT is not processed in the user code, which will cause a cyclic reset. To avoid this, it is recommended that the user software initialize the program
      Clear the watchdog reset flag (WDRF) and the WDE control bit.
```

# Page 54

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The following code describes how to change the watchdog timer timeout value.

- 46 -

```
Assembly code
WDT_TOV_Change:
  ; Turn off global interrupt
  CLI
  ; Reset watchdog timer
  WDR
  ; Start timed sequence
  LDS r16, WDTCSR
  ORI r16, (1 << WDCE) | (1 << WDE)
  STS WDTCSR, r16
  ; - Got for cycles to set the new value from here -
  ; Set new time-out value = 64k cycles
  LDI r16, (1 << WDE) | (1 << WDP2) | (1 << WDP0)
  STS WDTCSR, r16
  ; - Finished setting new value, used 2 cycles -
  ; Turn on global interrupt
  SEI
```

```
C language code
void WDT_TOV_Change (void)
   __disable_interrupt ();
  __watchdog_reset ();
  / * Start timed sequence * /
  WDTCSR | = (1 << WDCE) | (1 << WDE);
  / * Set new time-out value = 64K cycles * /
  WDTCSR | = (1 << WDE) | (1 << WDP2) | (1 << WDP0);
   __enable_interrupt ();
```

### [Instructions for use]

It is recommended to reset the watchdog timer before changing the WDP configuration bits. Because it is possible to change the WDP bit to a relatively small time-out period Will cause the watchdog to reset on time.

- 47 -

# Page 55

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Register definition

Low Voltage Detection (LVD) Control Register - VDTCR

VDTCR - LVD control register

| VDTCR: 0x      | 62    |                                                                      |                                                      | Default:        | 0x00           |                |               |                          |
|----------------|-------|----------------------------------------------------------------------|------------------------------------------------------|-----------------|----------------|----------------|---------------|--------------------------|
| Bits           | WCE   | SWR                                                                  | -                                                    | VDTS2 V         | DTS1 VDTS      | 0 VDREN V      | DTEN          |                          |
| R/W            | R/W   | W/R                                                                  | -                                                    | R/W             | R/W            | R/W            | R/W           | R/W                      |
| Bit definition |       |                                                                      |                                                      |                 |                |                |               |                          |
| [0]            | VDTEN | Low v                                                                | oltage det                                           | ection modul    | e enable con   | trol, 1 enable | ed, 0 disable | d                        |
| [1]            | VDREN | Low-v                                                                | oltage res                                           | et function er  | nable control  | , 1 enabled,   | disabled      |                          |
| [4: 2]         | VDTS  | Low v<br>000 =<br>001 =<br>010 =<br>100 =<br>101 =<br>110 =<br>111 = | 1.8V<br>2.2V<br>2.5V<br>2.9V<br>3.2V<br>3.6V<br>4.0V | ection thresh   | old configura  | ation bit      |               |                          |
| [5]            | -     | Keep 1                                                               | not used                                             |                 |                |                |               |                          |
| [6]            | SWR   | Soft re                                                              | set enable                                           | bit, this bit i | s cleared to g | generate a so  | ftware reset  |                          |
|                |       | VDTC                                                                 | R value c                                            | hange enable    | bit            |                |               |                          |
| [7]            | WCE   | Before                                                               | changing                                             | the value of    | the VDTCR      | register, the  | user must fi  | rst write this bit to 1, |
| [/]            | WCL   | Chang                                                                | e the valu                                           | e of the other  | bits of VDT    | CR during tl   | ne next six c | lock cycles. Four weeks  |
|                |       | WCE                                                                  | is automat                                           | ically cleared  | d and the upd  | late operation | of the VDT    | TCR register is invalid. |

# IO Function Multiplexed Register - PMX2

PMX2 - IO function multiplexing register

| PMX2: 0xF      | 0      |          |                                                                                                       | Default:       | 0x00         |                   |              |                                 |  |  |  |
|----------------|--------|----------|-------------------------------------------------------------------------------------------------------|----------------|--------------|-------------------|--------------|---------------------------------|--|--|--|
| Bits           | WCE    | STSC1 ST | SC0                                                                                                   | -              | -            | XIEN              | E6EN         | C6EN                            |  |  |  |
| R/W            | R/W    | R/W      | R/W                                                                                                   | -              | -            | R/W               | R/W          | R/W                             |  |  |  |
| Bit definition |        |          |                                                                                                       |                |              |                   |              |                                 |  |  |  |
| 0              | C6EN   | PC6      | pin defaults                                                                                          | to the reset   | function, se | tting this bit to | 1 will disab | ble the external reset function |  |  |  |
| U              | 0 CBEN |          | Can, the reset function is disabled, PC6 can be used as a normal I $\!\!/$ O                          |                |              |                   |              |                                 |  |  |  |
| 1              | 1 E6EN | The      | The PE6 pin defaults to the analog input function. Setting this bit to 1 will turn off the simulation |                |              |                   |              |                                 |  |  |  |
| 1              | LOEIN  | Inpu     | Input function, this pin can be used as a GPIO                                                        |                |              |                   |              |                                 |  |  |  |
| 2              | XIEN   | Exte     | rnal clock in                                                                                         | put enable c   | ontrol       |                   |              |                                 |  |  |  |
| 4: 3           | -      | Keep     | not used                                                                                              |                |              |                   |              |                                 |  |  |  |
| 5              | STSC0  | Low      | speed crysta                                                                                          | al start contr | ol           |                   |              |                                 |  |  |  |
| 6              | STSC1  | High     | speed cryst                                                                                           | al start contr | rol          |                   |              |                                 |  |  |  |
| 7              | WCE    | IOC      | R value char                                                                                          | nges enable l  | oit          |                   |              |                                 |  |  |  |
| ,              | WCE    | Befo     | Before changing the value of the IOCR register, the user must first write this bit to 1               |                |              |                   |              |                                 |  |  |  |
|                |        |          |                                                                                                       |                |              |                   |              |                                 |  |  |  |

- 48 -

# Page 56

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

After the next 6 clock cycles, change the value of the IOCR other bits. Four cycles After WCE is automatically cleared, the IOCR register update operation is invalid.

### MCU Status Register - MCUSR

MCUSR - IO special function control register

| · /            |       |      |                                                                                               | Default: 0x    | 00            |               |                 |                                             |  |  |  |
|----------------|-------|------|-----------------------------------------------------------------------------------------------|----------------|---------------|---------------|-----------------|---------------------------------------------|--|--|--|
| Bits           | SWDD  | -    | PDRF OC                                                                                       | DRF WDRF       |               | BORF          | EXTRF           | PORF                                        |  |  |  |
| R/W            | R/W   | -    | R/W                                                                                           | R/W            | R/W           | R/W           | R/W             | R / W                                       |  |  |  |
| Bit definition | on    |      |                                                                                               |                |               |               |                 |                                             |  |  |  |
| [0]            | PORF  | Pow  | Power on reset flag, write 0 clear                                                            |                |               |               |                 |                                             |  |  |  |
| [1]            | EXTRF | Exte | External reset flag, power-on reset is automatically cleared, or write 0 cleared              |                |               |               |                 |                                             |  |  |  |
| [2]            | BORF  | Low  | voltage detec                                                                                 | tion reset, po | wer-on rese   | t automatica  | ılly cleared, o | r write 0 clear                             |  |  |  |
| [3]            | WDRF  | Wate | Watchdog reset flag, power-on reset automatically cleared, or write 0 clear                   |                |               |               |                 |                                             |  |  |  |
| [4]            | OCDRF | OCI  | OCD debugger reset flag, power-on reset is automatically cleared, or write 0 cleared          |                |               |               |                 |                                             |  |  |  |
| [5]            | PDRF  | Wak  | Wake up from the Power / off mode. Refer to the Power Management section for details.         |                |               |               |                 |                                             |  |  |  |
| [6]            | -     | Kee  | not used                                                                                      |                |               |               |                 |                                             |  |  |  |
|                |       | SWI  | ) interface dis                                                                               | able bit. Wri  | ting a 1 clos | es the SWD    | interface.      |                                             |  |  |  |
|                |       | Afte | r the SWD int                                                                                 | erface is shu  | t down, debi  | ugging and l  | SP operation    | s can not be performed. If the user process |  |  |  |
|                |       | The  | SWD interfac                                                                                  | e is closed in | the sequence  | ce, and the R | ESET side ca    | an be pulled down during power-up           |  |  |  |
| [7]            | SWDD  | Proh | Prohibits the operation of the internal program, and then debug and ISP operation. SWD access |                |               |               |                 |                                             |  |  |  |
|                |       | Afte | r the port is cl                                                                              | osed, the two  | I / O interf  | aces occupie  | ed by SWD ca    | an be used as general purpose I / O.        |  |  |  |
|                |       | To a | To avoid misuse of SWDD, the user needs to update the SWDD bit for the first time             |                |               |               |                 |                                             |  |  |  |
|                |       | Afte | r the four cycl                                                                               | es to write S  | WDD to tak    | e effect.     |                 |                                             |  |  |  |
|                |       |      |                                                                                               |                |               |               |                 |                                             |  |  |  |

## [Tips]:

In order to use the reset flag information more accurately and effectively, it is advisable to read the reset flag as soon as possible before the program is initialized Clear it.

# Watchdog Control Status Register - WDTCSR

WDTCSR - WDT control and status register

| Address: 0x60 |        |          |         | I       | Default: 0x0 | 00  |     |     |
|---------------|--------|----------|---------|---------|--------------|-----|-----|-----|
| Bit           | 7      | 6        | 5       | 4       | 3            | 2   | 1   | 0   |
| Name          | WDIF W | DIE WDP3 | WDTOE W | DE WDP2 | WDP1 WD      | P0  |     |     |
| R/W           | R/W    | R/W      | R/W     | R/W     | R/W          | R/W | R/W | R/W |

| Bit | Name    | description                                                                                                  |
|-----|---------|--------------------------------------------------------------------------------------------------------------|
|     |         | WDT interrupt flag.                                                                                          |
| [7] | WDIF    | The WDIF bit is set when the WDT is operating in interrupt mode and overflow occurs. When in the WDT         |
| [/] | WDII    | When the enable bit WDIE is "1" and the global interrupt is set, the WDT interrupt is generated. carried out |
|     |         | WDIF bit is cleared when WDT is interrupted and "1" for WDIF bit can also be cleared.                        |
| [6] | 6] WDIE | WDT interrupt enable control bit.                                                                            |
| [6] |         | WDT interrupt is enabled when the WDIE bit is set to "1" and the global interrupt is set.                    |

- 49 -

# Page 57

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When the WDIE bit is set to "0", the WDT interrupt is disabled.

The WDIE bit together with the WDE bit determines the watchdog's operating mode, as shown in the following table.

|        |       | WDE                                                                                                                                                                                                                                                                   | WDIE                 | mode                        | After overflow action            |  |  |
|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------|----------------------------------|--|--|
|        |       | 0                                                                                                                                                                                                                                                                     | 0                    | stop                        | no                               |  |  |
|        |       | 0                                                                                                                                                                                                                                                                     | 1                    | Interrupt mode              | Interrupted                      |  |  |
|        |       | 1                                                                                                                                                                                                                                                                     | 0                    | Reset mode                  | Reset                            |  |  |
|        |       | 1                                                                                                                                                                                                                                                                     | 1                    | Interrupt reset mode        | Reset after reset                |  |  |
|        |       | WDT prescaler factor                                                                                                                                                                                                                                                  | selection control 3  | rd bit.                     |                                  |  |  |
| [5]    | WDP3  | WDP [3] and WDP [2: 0] make up the WDT prescaler factor selection bit WDP [3: 0]                                                                                                                                                                                      |                      |                             |                                  |  |  |
|        |       | Set the WDT overflow                                                                                                                                                                                                                                                  | period.              |                             |                                  |  |  |
|        |       | WDT off enable control                                                                                                                                                                                                                                                | ol bit.              |                             |                                  |  |  |
| [4]    | WDTOE | When the WDE bit is                                                                                                                                                                                                                                                   | cleared, the WDT0    | DE bit is set, otherwise th | e WDT will not be turned off.    |  |  |
|        |       | When the WDTOE bit                                                                                                                                                                                                                                                    | is set, the hardwa   | re clears the WDTOE bit     | after 4 clock cycles.            |  |  |
| [3]    | WDE   | WDT enable control b                                                                                                                                                                                                                                                  | it.                  |                             |                                  |  |  |
|        |       | WDT is enabled when                                                                                                                                                                                                                                                   | the WDE bit is se    | t to "1". When the WDE      | bit is set to "0"                |  |  |
|        |       | WDT is disabled.                                                                                                                                                                                                                                                      |                      |                             |                                  |  |  |
|        |       | WDE can only be cleared if the WDTOE bit is set. To close the already enabled                                                                                                                                                                                         |                      |                             |                                  |  |  |
|        |       | WDT, must follow the following timing:                                                                                                                                                                                                                                |                      |                             |                                  |  |  |
|        |       | <ol> <li>Set both the WDTOE and WDE bits, even if WDE has been set and is turned off         A "1" must also be written to the WDE bit before the operation begins;     </li> <li>Write "0" to the WDE bit for the next four clock cycles. This will close</li> </ol> |                      |                             |                                  |  |  |
|        |       |                                                                                                                                                                                                                                                                       |                      |                             |                                  |  |  |
|        |       |                                                                                                                                                                                                                                                                       |                      |                             |                                  |  |  |
|        |       | WDT.                                                                                                                                                                                                                                                                  |                      |                             |                                  |  |  |
|        |       | The WDT reset system                                                                                                                                                                                                                                                  | n flag is set when t | he WDE bit is "1" and th    | e WDT overflow resets the system |  |  |
|        |       | WDRF (located in the MCUSR register). Set when the WDRF bit is in the set state                                                                                                                                                                                       |                      |                             |                                  |  |  |
|        |       | Bit WDE bit. Therefor                                                                                                                                                                                                                                                 | re, to clear the WD  | E bit, the WDRF bit mus     | st be cleared first.             |  |  |
| [2: 0] | WDP   | WDT prescaler factor                                                                                                                                                                                                                                                  | selection control.   |                             |                                  |  |  |

Used to set the WDT overflow period. It is recommended to change the WDP when the WDT is not counting Value, changing the value of WDP during counting will result in an unpredictable WDT overflow.

# Watchdog Prescaler Selection List:

| WDD2 W | DD2 WDD1 | WDP0 |   | Watchdog timer     | 32KHz         | 2MHz  |
|--------|----------|------|---|--------------------|---------------|-------|
| WDF3 W | DF2 WDF1 | WDFU |   | Number of overflow | / cyclesclock | clock |
| 0      | 0        | 0    | 0 | 2K cycles          | 64ms          | 1ms   |
| 0      | 0        | 0    | 1 | 4K cycles          | 128ms         | 2ms   |
| 0      | 0        | 1    | 0 | 8K cycles          | 256ms         | 4ms   |
| 0      | 0        | 1    | 1 | 16K cycles         | 512ms         | 8ms   |
| 0      | 1        | 0    | 0 | 32K cycles         | 1s            | 16ms  |
| 0      | 1        | 0    | 1 | 64K cycles         | 2s            | 32ms  |
| 0      | 1        | 1    | 0 | 128K cycles        | 4s            | 64ms  |
| 0      | 1        | 1    | 1 | 256K cycles        | 8s            | 128ms |
| 1      | 0        | 0    | 0 | 512K cycles        | 16s           | 256ms |
| 1      | 0        | 0    | 1 | 1024K cycles       | 32s           | 512ms |

- 50 -

Page 58

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

 1
 0
 1
 0

 1
 0
 1
 1

 1
 1
 0
 0

 1
 1
 0
 1

 1
 1
 1
 0

Keep not used

- 51 -

Page 59

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# Interrupt and interrupt vector

- 28 interrupt sources
- Programmable vector start address

 $LGT8F88P \,/\, 168P \,/\, 328P \, interrupt \, resources \, are \, basically \, the \, same, \, the \, main \, difference \, is: \, LGT8F88P \, interrupt \, vector \, Is \, an \, instruction \, word \, (16 \, bits), \, and \, the \, LGT8F168P \,/\, 328P \, interrupt \, vector \, is \, two \, instruction \, words.$ 

# LGT8F88P interrupt vector list

# LGT8F88P interrupt vector list:

| ٠. |              | pt vector mot. |                         |                                                 |
|----|--------------|----------------|-------------------------|-------------------------------------------------|
|    | Numbering    | Vector address | Interrupt source signal | Interrupt source description                    |
|    | 1            | 0x0000         | RESET                   | External reset, power-on reset, watchdog reset, |
|    |              | 0.0000         | KESET                   | SWD debug reset, low voltage reset              |
|    | 2            | 0x0001         | INT0                    | External interrupt request 0                    |
|    | 3            | 0x0002         | INT1                    | External interrupt request                      |
|    | 4            | 0x0003         | PCI0                    | Pin level interrupt 0                           |
|    | 5            | 0x0004         | PCI1                    | Pin level interrupt 1                           |
|    | 6            | 0x0005         | PCI2                    | Pin level interrupt 2                           |
|    | 7            | 0x0006         | WDT                     | Watchdog overflow interrupt                     |
|    | 8            | 0x0007         | TC2 COMPA               | Timer 2 compare match A interrupt               |
|    | 9            | 0x0008         | TC2 COMPB               | Timer 2 compare match B interrupt               |
|    | 10           | 0x0009         | TC2 OVF                 | Timer 2 overflow interrupt                      |
|    | 11           | 0x000A         | TC1 CAPT                | Timer 1 input capture interrupt                 |
|    | 12           | 0x000B         | TC1 COMPA               | Timer 1 compare match A interrupt               |
|    | 13           | 0x000C         | TC1 COMPB               | Timer 1 compare match B interrupt               |
|    | 14           | 0x000D         | TC1 OVF                 | Timer 1 overflow interrupt                      |
|    | 15           | 0x000E         | TC0 COMPA               | Timer 0 compare match A interrupt               |
|    | 16           | 0x000F         | TC0 COMPB               | Timer 0 compare match B interrupt               |
|    | 17           | 0x0010         | TC0 OVF                 | Timer 0 overflow interrupt                      |
|    | 18           | 0x0011         | SPI STC                 | SPI serial transmission ends interrupt          |
|    | 19           | 0x0012         | USART RXC               | The USART receives an end interrupt             |
|    | 20           | 0x0013         | USART UDRE              | The USART data register is empty                |
|    | twenty one   | 0x0014         | USART TXC               | The USART sends an end interrupt                |
|    | twenty two   | 0x0015         | ADC                     | ADC conversion end interrupt                    |
|    | twenty three | 0x0016         | EE_RDY                  | EEPROM ready to interrupt                       |
|    | twenty four  | 0x0017         | ANA_COMP                | Analog Comparator 0 interrupt                   |
|    | 25           | 0x0018         | TWI                     | Two-wire serial interface is interrupted        |
|    | 26           | 0x0019         | ANA_COMP1               | Analog Comparator 1 is interrupted              |
|    | 27           | 0x001A         | -                       | Keep it                                         |
|    | 28           | 0x001B         | PCI3                    | Pin level interrupt 3                           |
|    | 29           | 0x001C         | PCI4                    | Pin level interrupt 4                           |
|    | 30           | 0x001D         | TC3_INT                 | Timer 3 is interrupted                          |
|    |              |                |                         |                                                 |

- 52 -

# Page 60

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## LGT8F168P / 328P interrupt vector list

# LGT8F168P / 328P Interrupt Vector List:

| Numbering | Vector address | Interrupt source signal | Interrupt source description                                                       |
|-----------|----------------|-------------------------|------------------------------------------------------------------------------------|
| 1         | 0x0000         | RESET                   | External reset, power-on reset, watchdog reset, SWD debug reset, low voltage reset |
| 2         | 0x0002         | INT0                    | External interrupt request 0                                                       |
| 3         | 0x0004         | INT1                    | External interrupt request                                                         |
| 4         | 0x0006         | PCI0                    | Pin level interrupt 0                                                              |
| 5         | 0x0008         | PCI1                    | Pin level interrupt 1                                                              |

## LGT8F88P LGT8F168P LGT8F328P

| 6            | 0x000A | PCI2       | Pin level interrupt 2                    |
|--------------|--------|------------|------------------------------------------|
| 7            | 0x000C | WDT        | Watchdog overflow interrupt              |
| 8            | 0x000E | TC2 COMPA  | Timer 2 compare match A interrupt        |
| 9            | 0x0010 | TC2 COMPB  | Timer 2 compare match B interrupt        |
| 10           | 0x0012 | TC2 OVF    | Timer 2 overflow interrupt               |
| 11           | 0x0014 | TC1 CAPT   | Timer 1 input capture interrupt          |
| 12           | 0x0016 | TC1 COMPA  | Timer 1 compare match A interrupt        |
| 13           | 0x0018 | TC1 COMPB  | Timer 1 compare match B interrupt        |
| 14           | 0x001A | TC1 OVF    | Timer 1 overflow interrupt               |
| 15           | 0x001C | TC0 COMPA  | Timer 0 compare match A interrupt        |
| 16           | 0x001E | TC0 COMPB  | Timer 0 compare match B interrupt        |
| 17           | 0x0020 | TC0 OVF    | Timer 0 overflow interrupt               |
| 18           | 0x0022 | SPI STC    | SPI serial transmission ends interrupt   |
| 19           | 0x0024 | USART RXC  | The USART receives an end interrupt      |
| 20           | 0x0026 | USART UDRE | The USART data register is empty         |
| twenty one   | 0x0028 | USART TXC  | The USART sends an end interrupt         |
| twenty two   | 0x002A | ADC        | ADC conversion end interrupt             |
| twenty three | 0x002C | EE_RDY     | EEPROM ready to interrupt                |
| twenty four  | 0x002E | ANA_COMP   | Analog comparator interrupt              |
| 25           | 0x0030 | TWI        | Two-wire serial interface is interrupted |
| 26           | 0x0032 | ANA_COMP1  | Analog Comparator 1 is interrupted       |
| 27           | 0x0034 | -          | Keep it                                  |
| 28           | 0x0036 | PCI3       | Pin level interrupt 3                    |
| 29           | 0x0038 | PCI4       | Pin level interrupt 4                    |
| 30           | 0x003A | TC3_INT    | Timer 3 is interrupted                   |
|              |        |            |                                          |

The reset vector for LGT8FX8P is executed from address 0x0000. In addition to the reset vector, other vector addresses are available The IVSEL and IVBASE registers in the MCUCR register are redirected to the 512-byte aligned start address.

- 53 -

# Page 61

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Interrupt vector processing

The following code only LGT8F88P as an example, used to explain the reset and interrupt vector programming, for reference only:

Assembly code example - LGT8F88P

| address | Code            | Description                             |
|---------|-----------------|-----------------------------------------|
| 0x000   | RJMP RESET      | Reset vector                            |
| 0x001   | RJMP EXT_INT0   | External interrupt 0                    |
| 0x002   | RJMP EXT_INT1   | External interrupt 1                    |
| 0x003   | RJMP PCINT0     | Pin level change interrupt 0            |
| 0x004   | RJMP PCINT1     | Pin level change interrupt 1            |
| 0x005   | RJMP PCINT2     | Pin level change interrupt 2            |
| 0x006   | RJMP WDT        | The watchdog timer is interrupted       |
| 0x007   | RJMP TIM2_COMPA | Timer 2 compare match group A interrupt |
| 0x008   | RJMP TIM2_COMPB | Timer 2 compare match group B interrupt |
| 0x009   | RJMP TIM2_OVF   | Timer 2 overflow interrupt              |
| 0x00A   | RJMP TIM1 CAPT  |                                         |

## LGT8F88P LGT8F168P LGT8F328P

| 0x00B           | RJMP TIM1_COMPA        | Timer 1 traps the interrupt<br>Timer 1 compare match A group interrupt |
|-----------------|------------------------|------------------------------------------------------------------------|
| 0x00C           | RJMP TIM1_COMPB        | Timer 1 compare match group B interrupt                                |
| 0x00D           | RJMP TIM1_OVFR         | Timer 1 overflow interrupt                                             |
| 0x00E           | RJMP TIM0_COMPA        | Timer 0 compare match group A interrupt                                |
| 0x00F           | RJMP TIM0_COMPB        | Timer 0 compare match group B interrupt                                |
| 0x010           | RJMP TIM0_OVF          | Timer 0 overflow interrupt                                             |
| 0x011           | RJMP SPI_STC           | SPI transfer complete interrupt                                        |
| 0x012           | RJMP USART_RXC         | USART reception complete interrupt                                     |
| 0x013           | RJMP USART_UDRE        | The USART data register is empty                                       |
| 0x014           | RJMP USART_TXC         | The USART sends an interrupt                                           |
| 0x015           | RJMP ADC               | ADC conversion complete interrupt                                      |
| 0x016           | RJMP EE_RDY            | The EEPROM controller is ready to interrupt                            |
| 0x017           | RJMP ANA_COMP          | Comparator interrupt                                                   |
| 0x018           | RJMP TWI               | TWI controller interrupt                                               |
| 0x019           | NOP                    | Keep address                                                           |
| 0x01A           | NOP                    | Keep address                                                           |
| 0x01B           | RJMP PCI3              | Pin level change interrupt 3                                           |
| ;               |                        |                                                                        |
| 0x01C (RESET :) | LDI r16, high (RAMEND) | The main program starts                                                |
| 0x01D           | OUT SPH, r16           | Set the stack pointer to the top address of the RAM                    |
| 0x01E           | LDI r16, low (RAMEND)  |                                                                        |
| 0x01F           | OUT SPL, r16           |                                                                        |
| 0x020           | SEI                    | Enable global interrupts                                               |
| 0x021           |                        |                                                                        |
|                 |                        |                                                                        |

- 54 -

# Page 62

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# Register definition

# MCU Control Register - MCUCR

MCUCR - MCU control register

| MCUCR: 0x35 (0x55) |           |          | Default: (                                               | Default: 0x00   |                  |                |                |                         |          |
|--------------------|-----------|----------|----------------------------------------------------------|-----------------|------------------|----------------|----------------|-------------------------|----------|
| MCUCR F            | WKEN FPDI | EN EXRFD |                                                          | PUD             | IRLD             | IFAIL          | IVSEL          | WCE                     |          |
| R/W                | R/W       | R/W      | R/W                                                      | R/W             | W/O              | R/O            | R/W            | R/W                     |          |
| Bit definition     |           |          |                                                          |                 |                  |                |                |                         |          |
| [0]                | WCE       | MCUC     | CR update er                                             | able bit, be    | fore updating    | g MCUCR, y     | ou need to se  | et this bit first,      |          |
| ĮΟJ                | WCE       | The up   | date to the !                                            | MCUCR reg       | sister is then   | completed in   | 6 cycles       |                         |          |
| [1]                | IVSEL     | Interru  | pt vector sel                                            | ection bit, the | his bit is set a | after the inte | rrupt vector a | ddress will be based or | 1 IVBASE |
| [1]                | IVEL      | The va   | lue of the re                                            | gister is maj   | pped to the n    | ew address     |                |                         |          |
|                    |           | Systen   | n Configurat                                             | ion Bit Load    | d Failure Fla    | g,             |                |                         |          |
| [2]                | IFAIL     | 0 = Th   | e configurat                                             | ion informa     | tion is verifie  | ed             |                |                         |          |
|                    |           | 1 = con  | 1 = configuration information failed to load             |                 |                  |                |                |                         |          |
| [3]                | IRLD      | Writin   | g 1 will relo                                            | ad the syster   | m configurat     | ion informat   | ion            |                         |          |
|                    |           | Global   | pull-up disa                                             | ıbled bit       |                  |                |                |                         |          |
| [4]                | PUD       | 0 = En   | able global j                                            | oull-up cont    | rol              |                |                |                         |          |
|                    |           | 1 = Tu   | rn off all IO                                            | pull-up resi    | stors            |                |                |                         |          |
|                    |           | Extern   | al reset filte                                           | disable bit     |                  |                |                |                         |          |
| [5]                | EXRFD     | 0 = En   | 0 = Enable external reset (190us) digital filter         |                 |                  |                |                |                         |          |
|                    |           | 1 = Di   | 1 = Disable external reset of the digital filter circuit |                 |                  |                |                |                         |          |
|                    |           | Flash l  | Power / dow                                              | n enable cor    | ntrol            |                |                |                         |          |
| [6]                | FPDEN     | 0: Afte  | er the system                                            | SLEEP, the      | e FLASH ren      | nains powere   | ed on          |                         |          |
|                    |           | 1: Syst  | tem SLEEP                                                | after the FL    | ASH power        |                |                |                         |          |

Fast wake-up mode enable control, only valid for Power / Off mode

[7] FWKEN 0: 260us filter delay 1: 32us filter delay

### Interrupt Vector Base Address Register - IVBASE

IVBASE - interrupt vector base address register

 IVBASE: 0x75
 Default: 0x00

 IVBASE
 IVBASE [7: 0]

 R / W
 R / W

Bit definition

If IVSEL is 1, the interrupt vector (except the reset vector) will be based on IVBASE

[7: 0] The address is remapped on a 512-byte page.

The mapped interrupt vector base addresses are: (IVBASE << 8) + Corresponding in Table 1

Vector address

- 55 -

## Page 63

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## External interrupt

- 2 external interrupt sources
- Configurable level or edge trigger interrupt
- Can be used as a wake-up source in sleep mode

## Overview

The external interrupt is triggered by the INT0 and INT1 pins. As long as the external interrupt is enabled, even if the two pins are configured for output Can also trigger an interrupt. This can be used to generate software interrupts. The external interrupt can be triggered by a rising edge, a falling edge, or a low level, It is configured by external interrupt control register EICRA. When an external interrupt is enabled and configured as a level trigger (only INT0 and INT1 pin), the interrupt will always be generated as long as the pin level is low. INT0 and INT1 pins are rising or falling

The interrupt requires an IO clock to operate normally, while the INT0 and INT1 pin low-level interrupt are detected asynchronously.

 $In \ addition \ to \ the \ idle \ mode, the \ IO \ clocks \ in \ other \ sleep \ modes \ are \ stopped. \ Therefore, these \ two \ external \ interrupts \ can \ be \ used \ as$ 

Wake-up source in other sleep modes except for Idle mode.

If the level-triggered interrupt is used as the wake-up source in the power-saving mode, the changed level must be maintained for a certain amount of time to wake up the MCU, To reduce the sensitivity of the MCU to noise. The required level must be kept long enough for the MCU to end the wake-up process,

And then trigger a level interrupt.

#### Register definition

| Register list |         |          |                                       |
|---------------|---------|----------|---------------------------------------|
| register      | address | Defaults | description                           |
| EICRA         | 0x69    | 0x00     | External interrupt control register A |
| EIMSK         | 0x3D    | 0x00     | External interrupt mask register      |
| EIFR          | 0x3C    | 0x00     | External interrupt flag register      |

# External Interrupt Control Register A-EICRA

EICRA - External Interrupt Control Register A

| Address: ( | 0x69 |   | D | efault: 0x00 |       |       |       |       |
|------------|------|---|---|--------------|-------|-------|-------|-------|
| Bit        | 7    | 6 | 5 | 4            | 3     | 2     | 1     | 0     |
| Name       | -    | - | - | -            | ISC11 | ISC10 | ISC01 | ISC00 |
| R/W        | -    | - | - | -            | R/W   | R/W   | R/W   | R/W   |
| Bit        | Name |   |   |              |       |       |       |       |

- 7: 4 description
- 3 ISC11 INT1 pin interrupt trigger mode control bit high.
- 2 ISC10 INT1 pin interrupt trigger mode control bit low.

When the global interrupt is set and the corresponding interrupt mask control bit of the GICR register is set,

The interrupt 1 is triggered by the INT1 pin. The trigger mode of the interrupt is described in the table. On the edge

The MCU first samples the level on the INT1 pin before detecting. If selected edge trigger

Mode or level change trigger mode, then the duration is greater than one system clock cycle

The pulse will trigger an interrupt, too short pulse can not guarantee the trigger interrupt. If you choose low power

- 56 -

### Page 64

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Flat trigger mode, then the low level must be maintained until the current instruction execution is completed before the trigger Off

- 1 ISC01 INT0 pin interrupt trigger mode control bit high.
- 0 ISC00 INT0 pin interrupt trigger mode control bit low.

When the global interrupt is set and the corresponding interrupt mask control bit of the GICR register is set,

The interrupt 0 is activated by the INT0 pin. The trigger mode of the interrupt is described in the table. On the edge

The MCU first samples the level on the INT0 pin before detecting. If selected edge trigger

 $Mode\ or\ level\ change\ trigger\ mode,\ then\ the\ duration\ is\ greater\ than\ one\ system\ clock\ cycle$ 

The pulse will trigger an interrupt, too short pulse can not guarantee the trigger interrupt. If you choose low power

Flat trigger mode, then the low level must be maintained until the current instruction execution is completed before the trigger Off.

#### External interrupt 1 trigger mode see table below.

# External interrupt 1 trigger mode control

| ISC1 [1: 0] | description                                                |
|-------------|------------------------------------------------------------|
| 0           | External pin INT1 low trigger                              |
| 1           | Trigger on the rising or falling edge of external pin INT1 |
| 2           | The falling edge of external pin INT1 is triggered         |
| 3           | The rising edge of the external pin INT1 is triggered      |

## External interrupt 0 trigger mode see table below.

## External interrupt 0 Trigger mode control

| ISC0 [1: 0] | description                                                           |
|-------------|-----------------------------------------------------------------------|
| 0           | External pin INT0 low level trigger                                   |
| 1           | The rising edge of the external pin INT0 or the falling edge triggers |
| 2           | The falling edge of the external pin INT0 is triggered                |
| 3           | The rising edge of the external pin INT0 is triggered                 |

#### External Interrupt Mask Register - EIMSK

## EIMSK - External interrupt mask register

| Address: 0x3D |      |              |               |              |         | Default: 0x00 |      |      |  |
|---------------|------|--------------|---------------|--------------|---------|---------------|------|------|--|
| Bit           | 7    | 6            | 5             | 4            | 3       | 2             | 1    | 0    |  |
| Name          | -    | -            | -             | -            | -       | -             | INT1 | INT0 |  |
| R/W           | -    | -            | -             | -            | -       | -             | R/W  | R/W  |  |
| Bit           | Name | description  |               |              |         |               |      |      |  |
| 7: 2          | -    | Keep it      |               |              |         |               |      |      |  |
| 1             | INT1 | External pin | n 1 interrupt | enable contr | ol bit. |               |      |      |  |

When the INT1 bit is set to "1", the global interrupt is set and the external pin 1 interrupt is enabled

Can wake up function enabled. Even if the INT1 pin is configured as an output, as long as the pin is electrically connected

The corresponding change has occurred and the interrupt will occur.

When the INT1 bit is set to "0", the external pin 1 interrupt is disabled and the wake-up function is also enabled Forbidden.

## Page 65

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

INTO External pin 0 interrupt enable control bit.

When the INT0 bit is set to "1", the global interrupt is set and the external pin 0 interrupt is enabled

Default: 0x00

Can wake up function enabled. Even if the INTO pin is configured as an output, as long as the pin is electrically connected

The corresponding change has occurred and the interrupt will occur.

When the INT0 bit is set to "0", the external pin 0 interrupt is disabled and the wake-up function is also enabled Forbidden.

## External Interrupt Flag Register - EIFR

Address: 0x3C

EIFR - External interrupt flag register

| Bit  | 7                                                                                                                    | 6                                        | 5               | 4             | 3             | 2              | 1              | 0                   |                  |  |  |  |  |
|------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------|---------------|---------------|----------------|----------------|---------------------|------------------|--|--|--|--|
| Name | -                                                                                                                    | -                                        | INTF1 INTF0     |               |               |                |                |                     |                  |  |  |  |  |
| R/W  | -                                                                                                                    | -                                        | -               | -             | -             | -              | R/W            | R/W                 |                  |  |  |  |  |
| Bit  | Name Desc                                                                                                            | Name Description                         |                 |               |               |                |                |                     |                  |  |  |  |  |
| 7: 2 | -                                                                                                                    | - Keep it.                               |                 |               |               |                |                |                     |                  |  |  |  |  |
| 1    | INTF1 ext                                                                                                            | INTF1 external pin 1 interrupt flag bit. |                 |               |               |                |                |                     |                  |  |  |  |  |
|      |                                                                                                                      | INTF1 is se                              | t when edge     | trigger exter | nal pin 1 is  | interrupted.   | When the low   | v level is triggere | ed outside       |  |  |  |  |
|      |                                                                                                                      | When the p                               | in 1 is interru | ipted, the IN | TF1 bit is no | ot set. If the | external pin 1 | I is interrupted a  | at this time     |  |  |  |  |
|      |                                                                                                                      | The INT1E                                | N bit is set to | "1" and the   | global inter  | rupt flag is s | et, which wil  | l be generated in   | n external pin 1 |  |  |  |  |
|      | Off. INTF1 will be cleared automatically or written to the INTF1 bit when this interrupt service routine is executed |                                          |                 |               |               |                |                |                     |                  |  |  |  |  |
|      | "1" can also be cleared to this bit.                                                                                 |                                          |                 |               |               |                |                |                     |                  |  |  |  |  |
| 0    | INITEO Ex                                                                                                            | ternal nin ()                            | interrupt flag  |               |               |                |                |                     |                  |  |  |  |  |

INTF0 External pin 0 interrupt flag.

INTF0 is set when edge-triggered external pin 0 is interrupted. When the low level is triggered outside

When the pin 0 is interrupted, the INTF0 bit is not set. If the external pin 0 interrupt at this time

If the INT0EN bit is set to "1" and the global interrupt flag is set, an external pin 0 is generated

Off. INTF0 will be cleared automatically or written to the INTF0 bit when this interrupt service routine is executed

"1" can also be cleared to this bit.

- 58 -

# Universal Programmable Port (GPIO)

#### Overview

All MCUs based on the LGT8XM core family have I / O port read-to-write functions. This means that one

The status of the ports can be changed individually using the SBI and CBI instructions without affecting any other I / O. The same, change Change the direction of a port or control its pull-up resistor can also be the case.

 $Most of the \ I/O of the \ LGT8FX8P \ has \ symmetrical \ drive \ characteristics \ that \ can \ drive \ and \ absorb \ large \ currents. \ I/O \ has \ two$ 

Level drive capability, the user can control the drive capability of each group of I/O. I/O drive capability can directly drive some LEDs.

LGT8FX8P most of the I/O can drive up to 30mA of current, can be directly used to drive segment code LED.

All I / O VCC and GND directly have independent ESD protection diodes, designed to withstand at least up to 5000V ESD pulse.

I / O equivalent circuit diagram:

All of the following registers in this chapter are described in a uniform way. The lowercase "x" indicates the letter number of the port, the lower case "n" Indicates the bit number in the port. However, when using the port register in the program, you must use the exact register name. such as PORTB3, which represents the third bit of PORTB, where it is unified with PORTxn said. A detailed definition of I / O related registers, Please refer to the Register Description section.

Each port is assigned three I / O register spaces, which are: Port Data Output Register (PORTx), Port Direction Register (DDRx), port data input register (PINx). The port data input register is a read-only register. Data output The register and port direction registers are readable or rewritten. The PUD bit in the MCUCR register is used to control all I / O Pull-up resistor, when the PUD bit is 1, will disable the I / O pull-up resistor.

Most I / O in addition to the general input / output function, will be reused for other peripheral functions. Specific reusable work Please refer to the chapter on port function reuse.

It should be noted that enabling multiple port reuse does not affect these ports as digital I / O. and

Some of the alternate functions may also need to control the input / output direction of the port via the I / O register. The specific settings will be in each

A description of the documentation for the multiplex module.

- 59 -

## Page 67

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### Universal input / output port

As a general purpose I/O, the port is a bidirectional drive I/O port with an internal programmable pull-up. The following figure shows the equivalent circuit diagram of the general purpose I/O port:

PUD



#### Port usage configuration

Each port is controlled by three register bits: DDxn, PORTxn and PINxn. Where DDxn is available for use via DDRx Register access, PORTxn can be accessed via the PORTx register, and PINxn can be accessed via the PINx register.

The DDRxn register bits are used to set the input / output direction of the port. If DDxn is set to 1, the Pxn port is assigned Set to an output port. If DDxn is set to 0, Pxn is configured as an input port.

- 60 -

## Page 68

LOGICGreen Technologies Co., LTD

CPU\_CLK

Execute
Instructions

XXX

XXX

IN 17, PINX

PINX

17

0x00

0xFF

Tpd, max

If the PORTxn bit is written 1 and the port is configured as an input port, the pull-up resistor for this port is asserted. If you want to disable the pull-up resistor on the port, PORTxn must be either 0 or configured as an output port.

The reset status of the port is the input state and the pull-up resistor is invalid.

PORTxn is set to 1, and the port is configured as an output port and the external port will be driven high.

If PORTxn is set to 0, the port will be driven low.

#### Input / output switch

When the I / O state is between the tri-state ([DDxn, PORTxn]) = 0b00) and the output high ([DDxn, PORTxn] = 0b11)

In case of time, there will be a port pull-up or output to a low intermediate state. In general, the pull-up resistor can be accepted,

Because in a high resistance environment, the drive between the high and the difference between the pull is not important. If this is not the case, you can pass The PUD bit in the MCUCR register is turned off so the pull-up function of the port.

Likewise, the same problem arises when switching between the pull-up enable input and the output low. The user must make

([DDxn, PORTxn] = 0b00) or the output high ([DDxn, PORTxn] = 0b11) as the intermediate state.

Port driver configuration table:

| DDxn PORTxn PUD |   |   | Port state | pull up   | Function Description          |  |
|-----------------|---|---|------------|-----------|-------------------------------|--|
| 0               | 0 | X | enter      | Forbidden | Tri-state                     |  |
| 0               | 1 | 0 | enter      | Enable    | Enter + internal pull-up mode |  |
| 0               | 1 | 1 | enter      | Forbidden | Tri-state                     |  |
| 1               | 0 | X | Output     | Forbidden | Output low (fan-in)           |  |
| 1               | 1 | X | Output     | Forbidden | Output high (fanout)          |  |

### Read port value

Regardless of how the port direction bit DDxn is set, the current status of the port can be read via the PINxn register bit.

To avoid directly reading the metastable state generated by the port, the PINxn register bit is the result of the port passing through a synchronizer. Synchronizer Is composed of a latch and a register, so there is a small delay between the value of PINxn and the current port.

This delay is due to the presence of the synchronizer, with a delay of up to one half of the system cycle.

We assume that the system cycle from the system clock on the first falling edge of the latch when the clock is low when the data, When the clock is high, the data passes through the latch, as shown in the shaded area above. When the clock is low, the port data is locked

- 61 -

#### Page 69

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

And the rising edge of the next clock is registered into the PINxn register. In the figure above, Tpd, max and Tpd, min The maximum and minimum delays for port data are divided into 1.5 cycles and 0.5 cycles.

If you want to read the port value set by the software, you need to insert an empty operation instruction in the I/O write and read bytes support (NOP). The timing is shown below:



The following code shows how to set port 0 to pin 0/1 to be high, 2/3 is low, define pins 4 to 7 for input and

The pull-up resistors of pins 6, 7 are enabled. And then the value of the pin back to read the general working register, according to the previous description, A NOP instruction is inserted directly on the pin's output and input.

Assembly code

; Define Pull-ups and set up high

; Define directions for port pins

 $LDI\ r16, (1 <\!\!<\! PB7) \,|\, (1 <\!\!<\! PB6) \,|\, (1 <\!\!<\! PB1) \,|\, 1 <\!\!<\! PB0)$ 

 $LDI\ r17, (1 <\!\!< DDB3) \,|\, (1 <\!\!< DDB2) \,|\, (1 <\!\!< DDB1) \,|\, (1 <\!\!< DDB0)$ 

OUT PORTB, r16

```
OUT DDRB, r17
; Insert nop for synchronization

NOP
; Read port pins

IN r16, PINB

C language code
unsigned char
/* Define pull-ups and set up high */
/* Define directions for port pins */

PORTB = (1 << PB7) | (1 << PB6) | (1 << PB1) | (1 << PB0);

DDRB = (1 << DDB3) | (1 << DDB2) | (1 << DDB1) | (1 << DDB0);
/* Insert nop for synchronization */
__no_operation ();
/* Read port pins */
I = PINB;
```

- 62 -

#### Page 70

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### Input enable and sleep control

From the I / O equivalent circuit diagram we can see that the digital input can be clamped to the ground under the control of the SLEEP signal Level. The SLEEP signal is controlled by the MCU's sleep controller and various sleep modes. This ensures that you are going to sleep, The system will not be due to the port input floating caused by leakage.

The SLEEP control of the port is replaced by an external interrupt function. If the external interrupt request is invalid, SLEEP control remains It can work. SLEEP control function will be replaced by some other second function, please refer to the following on the port Two functions introduced.

### Quickly flips the port state

The port status is set to the output IO, which can be changed by the PORTn register. If you need to flip the current Port output state, usually need to first read the current port state PINx, and then take back the write back to the PORTn register Turn in. The LGT8FX8P provides another more efficient way to flip the port state by writing directly to the PINx register 1 to flip the specified port status. For example, we write PINB [3] to 1, you can achieve the port state of PB3 Flip over. This is very useful for applications that need to generate an output clock.

#### Digital / analog multiplex port

LGT8FX8P part of the port for the number of modular mixed function port. In addition to the internal DAC output PD4, other mixing ends The mouth is used as an analog input. When the port is used as an analog function, the software needs to set the port to input mode, And turn off the internal pull as needed to avoid impact on simulated revenue. The DIDR0  $\sim$  2 register is used to turn off the mixed function terminal The digital input channel of the port to avoid the analog input on the digital circuit caused by excessive power loss. DIDRx does not close the port Digital output function.

### High current push-pull drive port

LGT8FX8P support for more than 6 high-current push-pull drive port, support up to 80mA push-pull drive. Taking into account the core

Chip VCC maximum over-current capacity limit, is not recommended to open at the same time 6-way high current drive. Especially for only a set of power terminals Mouth QFP32 package, it is recommended not to open and drive more than 4 high current load.

Ordinary port driver is 12mA, the software needs to open the port through the HDR register high current drive function.

The ports with high current drive capability are as follows:

| HDR port QFP48 |     | QFP32 | HDR Function Description                                          |
|----------------|-----|-------|-------------------------------------------------------------------|
| PD5            | PD5 | PD5   | HDR [0] N / A                                                     |
| PD6            | PD6 | PD6   | HDR [1] N / A                                                     |
|                |     | PD1   | The Q1 in the QFP32 package is equivalent to the PD1 of the QFP48 |

### LGT8F88P LGT8F168P LGT8F328P

|     | PF1  | PF1  | PF1 | HDR [2]  | Parallel to PF1                                    |
|-----|------|------|-----|----------|----------------------------------------------------|
|     | DEO  | PF2  | PD2 | HDR [3]  | QFP32 package PD2 internal equivalent to QFP48 PD2 |
| PF2 |      | ΓΓZ  | PF2 | נכן אכוח | Parallel to PF2                                    |
|     | PF4  | PF4  | PE4 | HDR [4]  | QFP32 package PE4 internal equivalent to QFP48 PF4 |
|     | 1174 | 1174 | PF4 | IIDK [4] | Parallel to PE4                                    |
|     | DES  | PF5  | PE5 | HDR [5]  | QFP32 package PE5 internal equivalent to QFP48 PF5 |
| PF5 |      | FFJ  | PF5 | [3] אטח  | Parallel to PE5                                    |

- 63 -

### Page 71

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Idle port processing

If some ports are not being used, it is recommended to drive them to a fixed level. In any case, floating

The pin will bring more power consumption, and will lead to the system under strong interference becomes unstable.

The easiest way to give a fixed level to a port is to turn on the pull-up resistor on the port. It should be noted that the pull-up resistor

It is forbidden during power-on reset. Pull-up resistor will also bring the excess leakage. It is therefore recommended to use an external one

Pull or pull-down resistor connection. It is not advisable to connect the port directly to the power supply or ground because if these pins are configured as

Output, it may lead to a very large current through the port, the chip caused a devastating impact.

#### Port reuse function

Most of the ports have a multiplexing function, the following equivalent circuit describes the port multiplexing function of the port control. These complex The function does not necessarily exist with the port pin.



PUOExn: Pxn PULL-UP OVERRIDE ENABLE PUD: PULLUP DISABLE PUOVxn: Pxn PULL-UP OVERRIDE VALUE WRITE DDRx WDx: DDOExn: Pxn DATA DIRECTION OVERRRIDE ENABLE READ DDRx RDx: DDOVxn: Pxn DATA DIRECTION OVERRIDE VALUE READ PORTX REGISTER RRx: PVOExn: Pxn PORT VALUE OVERRIDE ENABLE WRx: WRITE PORTX PVOVxn: Pxn PORT VALUE OVERRIDE VALUE READ PORTX PIN RPx: DIEOExn: Pxn INPUT-ENABLE OVERRIDE ENABLE WPx: WRITE PINX DIEOVxn: Pxn INPUT-ENABLE OVERRIDE VALUE IO\_CLK: I / O CLOCK SLEEP: SLEEP CONTROL DIxn: INPUT PIN n ON PORTX PTOExn: Pxn PORT TOGGLE OVERRIDE ENABLE ANALOG I / O PIN n ON PORTx AIOxn:

- 64 -

# Page 72

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Alternate function control signal General description:

| Thermate randition control signar contrar des  | Alphon.                                                                                            |
|------------------------------------------------|----------------------------------------------------------------------------------------------------|
| signal Full name                               | Functional description                                                                             |
|                                                | This bit is 1, pull-up enable is controlled by PVOV; if this bit is                                |
| PUOE pull-up multiplex enable                  | 0, pull-up enable by DDxn, PORTxn and PUD common control                                           |
|                                                | system                                                                                             |
| PUOV pull-up multiplexing value                | If PUOE is 1, this bit will enable the pull-up of the pin                                          |
| 1 00 v pun-up munupiexing value                | Resistance, otherwise it will disable the pin pull-up resistor                                     |
| DDOE port direction multiplexing enable        | Bit is 1, pin output enabled by DDOE control, otherwise by                                         |
| DDOE port direction multiplexing enable        | DDxn control                                                                                       |
| DDOW and Francisco as Rich in a dis-           | If DDOE is 1 and bit 1 is 1, the output of the pin is enabled                                      |
| DDOV port direction multiplexing value         | Function, otherwise the output of the pin is turned off                                            |
| PVOE port data multiplexing enable             | If the bit is 1, and the pin output is enabled, the pin is output                                  |
| PVOE port data multiplexing enable             | The value will be controlled by PVOV, otherwise it will be controlled by PORTxn                    |
| PVOV port data reuse value                     | Refer to the PVOE function description                                                             |
| PTOE port rollover is enabled                  | The bit is 1, and the PORTxn bit will flip                                                         |
| DIEOE digital input enable multiplexing enabl  | If the bit is 1, the port digital input enable will be controlled by DIEOV                         |
| DIEGE digital input enable multiplexing enabl  | System; otherwise there will be MCU running state control                                          |
| DIEOV digital input enables multiplexed value  | If DIEOE is 1, the digital input function of the port will be bit by bit                           |
| DIEO v digital input chables multiplexed value | Control, independent of the MCU operating status                                                   |
|                                                | This is the digital input signal input to the alternate function module.                           |
|                                                | From the I / O and other circuit can be seen in the next, this value in the dense                  |
| DI Digital input                               | After the special trigger, but before the I $\slash\hspace{-0.4em}$ O input synchronizer. This one |
|                                                | Signal is connected to the peripheral module, the peripheral module will be required               |
|                                                | To be synchronized                                                                                 |

Analog input / output signal, this signal directly with I / O PAD

AIO Analog input Connected, can be used as a simulation of the two-way signal. This signal is straight

Connected to the internal ADC, comparator and other analog modules port phase

connection

The following section will briefly describe the alternate function of each pin and the associated control signal.

## Port B multiplexing function

Pin multiplexing function description

XTALI / TOSC2 (external main crystal pin XI) PB7

PCINT7 (pin change interrupt 7)

XTALO / TOSC1 (external main crystal pin XO) PB6

PCINT6 (pin change interrupt 6)

PB5 SCK (SPI bus master clock input)
PCINT5 (pin change interrupt 5)

MISO (SPI bus master input / slave output)

PB4

PCINT4 (pin change interrupt 4)

- 65 -

Page 73

MOSI (SPI bus master output / slave input)

PB3 OC2A (Timer / Event Counter 2 Compare Match Output A)

PCINT3 (pin change interrupt 3)

SSN (SPI bus slave device select input)

PB2 OC1B (Timer / Event Counter 1 Compare Match Output B)

PCINT2 (pin change interrupt 2)

OC1A (Timer / Event Counter 1 Compare Match Output A)

PB1 PCINT1 (pin change interrupt 1)

ICP1 (Timer / Event Counter 1 capture input)

PB0 CLKO (system clock output)
PCINT0 (pin change interrupt 0)

### XTALI / TOSC2 / PCINT7 - Port B pin 7

XTALI: External Crystal Pin XI. When used as a crystal clock signal, this pin will not be used as an I / O.

TOSC2: Timer external crystal pin 2. When the internal RC is configured as the main working clock of the chip, and the difference is enabled

Step timer function (ASSR register configuration), this pin will be used as a timer external crystal pin. When ASSR is registered

AS2 is set to 1 and EXCLK is set to 0, the Timer / Event Counter 2 is enabled with an external crystal

Clock function, PB7 will be disconnected from the internal I/O port and become the reverse output pin of the internal oscillator amplifier. This mold

The external crystal is connected to the pin.

PCINT7: Pin Change Interrupt 7. PB7 is an external interrupt source.

If PB7 is used for crystal pins, the values of DDB7, PORTB7 and PINB7 will not make any sense.

#### XTALO / TOSC1 / PCINT6 - Port B pin 6

XTALO: External crystal pin XO.

TOSC1: Timer external crystal pin 1. When the internal RC is configured as the main working clock of the chip, and the difference is enabled

Step timer function (ASSR register configuration), this pin will be used as a timer external crystal pin. When ASSR is registered

AS2 is set to 1 and EXCLK is set to 0, the Timer / Event Counter 2 is enabled with an external crystal

Clock function, PB6 will be connected to the internal I / O port port as the internal oscillator amplifier input pin. In this mode,

The external crystal is connected to the pin.

PCINT6: Pin Change Interrupt 6. PB6 is an external interrupt source.

If PB6 is used for the crystal pin, the values of DDB6, PORTB6 and PINB6 will have no meaning.

## SCK / PCINT5 - Port B pin 5

SCK: SPI controller master device clock output, slave device clock input. When the SPI controller is configured as a slave device,

This pin will be configured as an input pin, not controlled by DDB5. When the SPI controller is configured as a master device,

The direction of this pin is controlled by DDB5. When this pin is forced by the SPI input, it can still pass PORTB5

Bit control pull-up resistor.

PCINT5: Pin level change interrupt. PB5 is an external interrupt source.

### MISO / PCINT4- Port B pin 4

MISO: SPI control master device data input, slave device data output. When the SPI is configured as a master device, this pin will be

Will be forced to input, not subject to DDB4 control. When the SPI is used as a slave device, this pin is the data side

- 66 -

### Page 74

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

To control by DDB4. When this pin is forced by the SPI controller, its pull-up resistor can still pass PROTB4 control.

PCINT4: Pin level change interrupt. PB4 is an external interrupt source.

#### MOSI / OC2A / PCINT3- Port B pin 3

MOSI: SPI controller master device data output, slave device data input. When the SPI is configured as a slave, this pin

Will be forced to input, and not subject to DDB3 control. When the SPI controller is configured as a master device, this pin is

The method is controlled by DDB3. When this pin is forced by the SPI control input, it can still be controlled by PORTB3

Of the pull-up resistor.

OC2A: Timer / Counter 2 Group A compare match output. PB3 can be used as a timer / counter 2 compare match

Department of output. The pin must be set to output via DDB3. At the same time, OC2A is also the PWM mode of Timer 2

Type output pin.

PCINT3: Pin level change interrupt. PB3 is an external interrupt source.

### SSN / OC1B / PCINT2 - Port B pin 2

SSN: SPI slave device chip select input. When the SPI controller is configured as a slave, this pin will be forced for input,

And is not controlled by DDB2. As a slave device, the SPI controller is driven low on the SSN is valid. When the SPI controls

The device is configured as the master device and the direction of this pin is controlled by DDB2. When this pin is forced by the SPI controller to lose After entering, you can still control the pull-up resistor via PORTB2.

OC1B: B / O of the Timer / Event Counter 1 compare match output. PB2 can be used as a timer / counter 1 compare match

 $Department \ of \ output. \ The \ pin \ must \ be \ set \ to \ output \ via \ DDB2. \ At \ the \ same \ time, \ OC1B \ is \ also \ the \ PWM \ mode \ of \ Timer \ 1$ 

Type output pin.

PCINT2: Pin level change interrupt. PB2 is an external interrupt source.

### OC1A / PCINT1 - Port B pin 1

OC1A: Group A compare match output for Timer / Event Counter 1. PB1 can be used as a timer / counter 1 compare match

Department of output. The pin must be set to output via DDB1. At the same time, OC1A is also the PWM mode of Timer 1 Type output pin.

PCINT1: Pin level change interrupt. PB1 is an external interrupt source.

#### ICP1 / CLKO / PCINT0 - Port B pin 0

ICP1: Capture input pin for Timer / Event Counter 1

CLKO: System operating clock output, when CLKPR register CLKOE bit is 1, this pin will be forced to

Output, not controlled by DDB0. The output frequency is the operating clock frequency of the current system.

PCINT0: Pin level change interrupt. PB0 is an external interrupt source.

- 67 -

#### Page 75

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Port C multiplexing function

| Pin   | Alternate function description      |  |  |  |  |
|-------|-------------------------------------|--|--|--|--|
|       | ADC8 (ADC input channel 8)          |  |  |  |  |
| PC7   | APN2 (DAP reverse input 2)          |  |  |  |  |
|       | PCINT15 (pin level change input 15) |  |  |  |  |
| P.C.( | RESETN (external reset input)       |  |  |  |  |
| PC6   | PCINT14 (pin change input 14)       |  |  |  |  |
|       | ADC5 (ADC input channel 5)          |  |  |  |  |
| PC5   | SCL (TWI clock line)                |  |  |  |  |
|       | PCINT13 (pin change input 13)       |  |  |  |  |
|       | ADC4 (ADC input channel 4)          |  |  |  |  |
| PC4   | SDA (TWI data cable)                |  |  |  |  |
|       | PCINT12 (pin change input 12)       |  |  |  |  |
| P.C.2 | ADC3 (ADC input channel 3)          |  |  |  |  |
| PC3   | PCINT11 (pin level change input 11) |  |  |  |  |
| n.c.e | ADC2 (ADC input channel 2)          |  |  |  |  |
| PC2   | PCINT10 (pin level change input 10) |  |  |  |  |

ADC1 (ADC input channel 1) PC1

PCINT9 (pin level change input 9)

ADC0 (ADC input channel 0)

PCINT8 (pin level change input 8)

#### ADC8 / APN2 / PCINT15 - Port C pin 6

ADC8: ADC external input channel 8

APN2: Reverse input port of differential amplifier 2

PCINT15: Pin change interrupt. After turning off the external reset input function of this pin, PC7 can be done outside

Interrupt source.

#### RESETN / PCINT14 - Port C pin 6

RESETN: External reset input pin. After a power-on reset, this pin defaults to an external reset function. Can pass through IOCR

The register turns off the external reset function. When the external reset function is turned off, this pin can be used as a general purpose I / O. But need to

It should be noted that in the power and other reset process, this pin defaults to reset input, so if the user needs

Use this pin of the general I / O function, the external circuit can not affect the chip power and reset process, it is recommended that this

The pins are configured as I / O for the output function and an external pull-up resistor is added externally.

PCINT14: Pin level change interrupt. After turning off the external reset input function of this pin, PC6 can be done outside

Interrupt source.

### SCL / ADC5 / PCINT13 - Port C pin 5

SCL: TWI interface clock signal. After the TWEN bit in the TWCR register is set, the TWI interface is enabled and PC5 will be enabled

TWI control, become TWI interface clock signal.

ADC5: ADC input channel 5. The DIDR register is used to turn off digital functions of the M / A I / O to avoid digital parts

- 68 -

## Page 76

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

On the impact of analog circuits. Please refer to the ADC-related section.

PCINT13: Pin Change Interrupt 13

### SDA / ADC4 / PCINT12 - Port C pin 4

SDA: TWI interface data signal. After the TWEN bit in the TWCR register is set, the TWI interface is enabled and PC4 will be enabled

TWI control, as TWI interface data signal.

ADC4: ADC input channel 4. The DIDR register is used to turn off digital functions of the M / A I / O to avoid digital parts

On the impact of analog circuits. Please refer to the ADC-related section.

PCINT12: Pin Change Interrupt 12

#### ADC3 / APN1 / PCINT11 - Port C pin 3

ADC3: ADC input channel 3. The DIDR register is used to turn off digital functions of the M / A I / O to avoid digital parts

On the impact of analog circuits. Please refer to the ADC-related section.

APN1: Differential Amplifier Reverse Input 1

PCINT11: Pin change interrupt 11

## ADC2 / APN0 / PCINT10- Port C pin 2

ADC2: ADC input channel 2. The DIDR register is used to turn off digital functions of the M / A I / O to avoid digital parts

On the impact of analog circuits. Please refer to the ADC-related section.

APN0: Differential amplifier reverse input 0

PCINT10: Pin change interrupt 10

#### ADC1 / APP1 / PCINT9 - Port C pin 1

## LGT8F88P LGT8F168P LGT8F328P

ADC1: ADC input channel 1. The DIDR register is used to turn off digital functions of the M / A I / O to avoid digital parts On the impact of analog circuits. Please refer to the ADC-related section.

APP1: Differential amplifier forward input 1

PCINT9: Pin Change Interrupt 9

## ADC0 / APP0 / PCINT8 - Port C pin 0

ADC0: ADC input channel 0. The DIDR register is used to turn off digital functions of the M/AI/O to avoid digital parts

On the impact of analog circuits. Please refer to the ADC-related section.

APP0: Differential amplifier positive input 0

PCINT8: Pin change interrupt 8

- 69 -

# Page 77

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### Port D multiplexing function

| Pin   | Alternate function description                               |
|-------|--------------------------------------------------------------|
|       | ACXN (analog comparator 0/1 common negative input)           |
| PD7   | PCINT23 (pin change interrupt 23)                            |
|       | AC0P (QFP32: analog comparator 0 positive input)             |
|       | OC0A (Timer / Event Counter 0 Compare Match Output A)        |
| PD6   | OC3A (QFP32: Timer / Event Counter 3 Compare Match Output A) |
|       | PCINT22 (pin change interrupt 22)                            |
|       | T1 (Timer / Counter 1 external count clock input)            |
| PD5   | OC0B (Timer / Event Counter 0 Compare Match Output B)        |
|       | PCINT21 (pin change interrupt 21)                            |
|       | XCK (USART external clock input / output)                    |
| PD4   | DAO (internal 8bit DAC analog output)                        |
| PD4   | T0 (Timer / Event Counter 0 External Count Clock Input)      |
|       | PCINT20 (pin change interrupt 20)                            |
|       | INT1 (external interrupt input 1)                            |
| PD3   | OC2B (Timer / Event Counter 2 Compare Match Output B)        |
|       | PCINT19 (pin change interrupt 19)                            |
|       | INT0 (external interrupt input 0)                            |
| PD2   | AC0O (comparator 0 output)                                   |
| PD2   | OC3B (QFP32: Timer / Event Counter 3 Compare Match Output B) |
|       | PCINT18 (pin change interrupt 18)                            |
|       | TXD (USART data output)                                      |
| PD1   | OC3A (QFP32: Timer / Event Counter 3 Compare Match Output A) |
|       | PCINT17 (pin change interrupt 17)                            |
| PD0   | RXD (USART data entry)                                       |
| 1 150 | PCINT16 (pin change interrupt 16)                            |

# ACXN / OC2B / PCINT23 - Port D pin 7

ACXN: Analog Comparator 0/1 Common Negative Input

OC2B: B / O of the Timer / Event Counter 2 compare match output. PD7 can be used as a timer / counter 2 compare match

 $Department \ of \ output. \ The \ pin \ must \ be \ set \ to \ output \ via \ DDD7. \ At \ the \ same \ time, OC2B \ is \ also \ the \ PWM \ mode \ of \ Timer \ 2$ 

Output pin;

PCINT23: Pin Change Interrupt 23

#### ACOP / OCOA / PCINT22- Port D pin 6

AC0P: Analog Comparator 0 Positive input.

OC0A: Timer / Counter 0 Group A compare match output. PD6 can be used as a timer / counter 0 compare match

Department of output. The pin must be set to output via DDD6. At the same time, OC0A is also the PWM mode of Timer 0

Type output pin

PCINT22: Pin change interrupt 22

- 70 -

## Page 78

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### T1 / OC0B / PCINT21 - Port D pin 5

T1: External count clock input for Timer / Event Counter 1

OC0B: Timer / Counter 0 Group B compare match output. PD5 can be used as a timer / counter 0 compare match

 $Department \ of \ output. \ In \ this \ case, the \ pin \ must \ be \ set \ to \ output \ via \ DDD5. \ At \ the \ same \ time, OC0B \ is \ also \ the \ PWM \ mode \ of \ Timer \ 0$ 

Type output pin

PCINT21: Pin change interrupt 21

#### XCK / T0 / DAO / PCINT20 - Port D pin 4

XCK: Synchronous mode USART external clock signal

T0: External count clock input for Timer / Event Counter 0

DAO: Internal 8-bit DAC analog output

PCINT20: Pin change interrupt 20

# INT1 / OC2B / PCINT19 - Port D pin 3

INT1: External interrupt input 1

OC2B: B / O of the Timer / Event Counter 2 compare match output. PD3 can be used as a timer / counter 2 compare match

Department of output. In this case, the pin must be set to output via DDD3. At the same time, OC2B is also the PWM mode of Timer 2

Type output pin

PCINT19: Pin Change Interrupt 19

## INT0 / OC3B / AC0O / PCINT18 - $Port\ D\ pin\ 2$

INT0: External interrupt input 0

OC3B: Timing counter 3 compare match output B. Only in the QFP32 package, PD2 and QFP48 / PF2 combined into one

IO, so the OC2B function on PF2 will also be output from PD2

AC0O: Analog Comparator 0 Compare results are output directly. Controlled by the AC0FR register

PCINT18: Pin change interrupt 18

### TXD / OC3A / PCINT17 - Port D pin 1

TXD: Transfer data (USART data output). After the USART transmitter is enabled, PD1 will be forced to output

DDD1 control

OC3A: Timer Counter 3 Compare Match Output A. Only in the QFP32 package, PD1 and QFP48 / PF1 combined into one

IO, so the OC3A function on PF1 will also be output from PD1

PCINT17: Pin Change Interrupt 17

#### RXD / PCINT16 - Port D pin 0

RXD: Transfer data (USART data entry). After the USART receiver is enabled, PD0 will be forced as input

DDD0 control. When the pin is forced into the USART input, the pull-up resistor can still be controlled by the PORTD0 bit

PCINT16: Pin change interrupt 16

- 71 -

# Page 79

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Port E multiplexing function

Pin Alternate function description

ADC11 (ADC input channel 11)

PE7

PCINT31 (pin change interrupt 31)

AVREF (QFP32: ADC external reference voltage)

PE6 ADC10 (ADC input channel 10)

PCINT30 (pin change interrupt 30)

CLKO (system clock output)

PE5 AC1O (analog comparator 1 output)

PCINT29 (pin change interrupt 29)

 $OC0A \ (Timer \ / \ Event \ Counter \ 0 \ Compare \ Configuration \ Output \ A)$  PE4

PCINT28 (pin change interrupt 28)

ADC7 (ADC input channel 7)

PE3 AC1N (analog comparator 1 negative input)

PCINT27 (pin change interrupt 27) SWD (SWD debugger data cable)

PCINT26 (pin change interrupt 26)

ADC6 (ADC input channel 6)

PE1 ACXP (analog ratio machine 0/1 common positive input)

PCINT25 (pin change interrupt 25) SWC (SWD debugger clock input)

PE0 APN4 (Differential Amplifier Reverse Input 4)

PCINT24 (pin change interrupt 24)

## ADC11 / PCINT31 - Port E pin 7

PE2

ADC11: ADC external input channel 11 PCINT31: Pin change interrupt 30

## AVREF / ADC10 / PCINT30 - Port E pin 6

AVREF: ADC external reference power input, used as an analog function, the need to set the corresponding digital I / O input,

And turn off the pull-up resistor to prevent digital circuits from interfering with analog circuits

ADC10: ADC Analog Input Channel 10 PCINT30: Pin change interrupt 30

# CLKO / AC1O / PCINT29 - Port E pin $5\,$

CLKO: This function is the same as the CLKO function of PB0. Can be used as a backup pin for PB0 / CLKO

AC1O: Analog Comparator 1 output PCINT29: Pin Change Interrupt 29

- 72 -

Page 80

#### OC0A / PCINT28 - Port E pin 4

OC0A: Timer / Counter 0 Group A compare match output. PE4 can be used as a timer / counter 0 compare match

Department of output. The pin must be set to output via DDE4. At the same time, OC0A is also the PWM mode of Timer 0 Type output pin.

PCINT28: Pin change interrupt 28

#### ADC7 / AC1N / PCINT27 - Port E pin 3

ADC7: ADC input channel 7. The DIDR register is used to turn off digital functions of the M / A I / O to avoid digital parts

On the impact of analog circuits. Please refer to the ADC-related section

AC1N: Analog Comparator 1 Negative Input

PCINT27: Pin change interrupt 27

### SWD / PCINT26 - Port E pin 2

SWD: SWD debugger data cable. PE2 defaults to SWD function. The user can pass the MCUSR register SWDD

Position 1 closes the SWD debugger function. SWD is turned off, the debugging function will not be used.

PCINT26: Pin change interrupt 26

### ADC6 / ACXP / PCINT25 - Port E pin 1

ADC6: ADC input channel 6. The DIDR register is used to turn off digital functions of the M / A I / O to avoid digital parts

On the impact of analog circuits. Please refer to the ADC-related section

ACXP: Analog Comparator 0/1 Common Positive Input

PCINT25: Pin change interrupt 25

#### SWC / APN4 / PCINT24 - Port E pin 0

SWC: SWD debugger clock line. PE0 defaults to SWC function. The user can pass the MCUSR register SWDD

Position 1 closes the SWD debugger function. SWD is turned off, the debugging function will not be used

APN4: Differential amplifier reverse input 4

PCINT24: Pin change interrupt 24

- 73 -

## Page 81

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Port F multiplexing function

Pin Alternate function description

 $OC2B \ (Timer \ / \ Event \ Counter \ 2 \ Compare \ Match \ Output \ B)$  PF7

PCINT39 (pin change interrupt 39)

T3 (Timer / Event Counter 3 external clock input)

PF6 OC2A (Timer / Event Counter 2 Compare Match Output A)

#### LGT8F88P LGT8F168P LGT8F328P

PCINT38 (pin change interrupt 38) OC1A (Timer / Event Counter 1 Compare Match Output A) PF5 PCINT37 (pin change interrupt 37) OC1B (Timer / Event Counter 1 Compare Configuration Output B) PF4 ICP3 (Timer / Counter 3 External Capture Input) PCINT36 (pin change interrupt 36) OC0B (Timer / Event Counter 0 Compare Configuration Output B) PF3 PCINT35 (pin change interrupt 35) OC3B (Timer / Event Counter 3 Compare Match Output B) PF2 PCINT34 (pin change interrupt 34) OC3A (Timer / Event Counter 3 Compare Match Output A) PF1 PCINT33 (pin change interrupt 33) ADC9 (ADC external input channel 9) PF0 APN3 (differential amplifier reverse input 3)

PCINT32 (pin change interrupt 32)

#### OC2B / PCINT39 - Port F pin 7

OC2B: Timer / Event Counter 2 Compare Match Output B. The output selection is controlled by the PMX1 register PCINT39: Pin Change Interrupt 39

#### OC2A / T3 / PCINT38 - Port F pin 6

OC2A: Timer / Event Counter 2 Compare Match Output A. The output selection is controlled by the PMX1 register T3: Timer / Event Counter 3 External clock input PCINT38: Pin Change Interrupt 38

#### 0C1A / PCINT37 - Port F pin 5

OC1A: Timer / Event Counter 1 Compare Match Output A. The output selection is controlled by the PMX0 register PCINT37: Pin Change Interrupt

### ICP3 / OC1B / PCINT36 - Port F pin 4

OC1B: B / O of the Timer / Event Counter 1 compare match output. The output selection is controlled by the PMX0 register ICP3: Timer / Event Counter 3 External capture input

PCINT36: Pin Change Interrupt 36

- 74 -

## Page 82

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### OC3C / OC0B / PCINT35 - Port F pin 3

OC0B: Timer / Counter 0 Group B compare match output. The output selection is controlled by the PMX0 register

OC3C: Group C / Counter 3 Compare Match Output

PCINT35: Pin Change Interrupt 35

## OC3B / PCINT34- Port F pin 2

OC3B: B / O compare match output for Timer / Event Counter 3  $\,$ 

PCINT34: Pin Change Interrupt 34

## OC3A / PCINT33 - Port F pin 1

OC3A: B / O compare match output of Timer / Event Counter 3. The output selection is controlled by the PMX1 register PCINT33: Pin change interrupt 33

# ADC9 / APN3 / PCINT32 - Port F pin 0

ADC9: ADC external mode input channel 9 APN3: Differential amplifier reverse input 3 PCINT32: Pin Change Interrupt 32

# Register definition

# Port B Output Data Register - PORTB

PORTB - Port B Output Data Register

| PORTB: 0x05 (0x25) |       |         |             | Default: 0x00 |     |     |     |     |  |
|--------------------|-------|---------|-------------|---------------|-----|-----|-----|-----|--|
| Bits               | PB7   | PB6     | PB5         | PB4           | PB3 | PB2 | PB1 | PB0 |  |
| R/W                | R/W   | R/W     | R/W         | R/W           | R/W | R/W | R/W | R/W |  |
| Bit definition     |       |         |             |               |     |     |     |     |  |
| [7: 0]             | PORTB | Group B | Port Output | Register      |     |     |     |     |  |

### Port B Direction Register - DDRB

DDRB - port B direction register

| DDRB: 0x04 (0x24) |      |        |               | Default:      | Default: 0x00 |               |      |      |  |  |  |
|-------------------|------|--------|---------------|---------------|---------------|---------------|------|------|--|--|--|
| DDRB              | DDB7 | DDB6   | DDB5          | DDB4          | DDB3          | DDB2          | DDB1 | DDB0 |  |  |  |
| R/W               | R/W  | R/W    | R/W           | R/W           | R/W           | R/W           | R/W  | R/W  |  |  |  |
| Bit definition    | n    |        |               |               |               |               |      |      |  |  |  |
| [7: 0]            | DDB  | Port I | 3 group direc | ction control | bit: 1 = outp | ut. 0 = input |      |      |  |  |  |

- 75 -

# Page 83

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Port B Input Data Register - PINB

PINB - Port B input data register

| PINB: 0x03 (0x23) |                                                 |                                                                                               |     | Default: ( | Default: 0x00 |     |     |     |  |
|-------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|------------|---------------|-----|-----|-----|--|
| PINB              | PINB7 PINB6 PINB5 PINB4 PINB3 PINB2 PINB1 PINB0 |                                                                                               |     |            |               |     |     |     |  |
| R/W               | R/W                                             | R/W                                                                                           | R/W | R / W      | R/W           | R/W | R/W | R/W |  |
| Bit definition    |                                                 |                                                                                               |     |            |               |     |     |     |  |
| [7: 0]            | PINB                                            | Group B Port Status Register. Read the PINB directly to obtain the current state of the port; |     |            |               |     |     |     |  |
| [7.0]             | PINB                                            | Writing a PINBn bit 1 will flip the output status of PORTBn                                   |     |            |               |     |     |     |  |

# Port C Output Data Register - PORTC

PORTC - Port C output data register

| PORTC: 0x08 (0x28) |       |                              |       | Default: 0x00 |     |     |     |     |  |  |
|--------------------|-------|------------------------------|-------|---------------|-----|-----|-----|-----|--|--|
| PORTC              | PC7   | PC6                          | PC5   | PC4           | PC3 | PC2 | PC1 | PC0 |  |  |
| R/W                | R / W | R/W                          | R / W | R/W           | R/W | R/W | R/W | R/W |  |  |
| Bit definition     |       |                              |       |               |     |     |     |     |  |  |
| [7: 0]             | PORTC | C group port output register |       |               |     |     |     |     |  |  |

# Port C direction register - DDRC

DDRC - port C direction register

| DDRC: 0x07 (0x27) |      |      |       | Default: 0x00 |      |      |      |      |
|-------------------|------|------|-------|---------------|------|------|------|------|
| DDRC              | DDC7 | DDC6 | DDC5  | DDC4          | DDC3 | DDC2 | DDC1 | DDC0 |
| R/W               | R/W  | R/W  | R / W | R/W           | R/W  | R/W  | R/W  | R/W  |
| Bit definition    | on   |      |       |               |      |      |      |      |

[7: 0] DDC C group port direction control bit; 1 = output, 0 = input

Port C Input Data Register - PINC

PINC - Port C input data register

PINB: 0x06 (0x26) Default: 0x00
PINC PINC7 PINC6 PINC5 PINC4 PINC2 PINC2 PINC1 PINC0

 $R \, / \, W \hspace{1cm} R \,$ 

Bit definition

[7: 0] C group port status register; read PINC to get the current port status

Writing a PINC will flip the current port output

Port D Output Data Register - PORTD

PORTD - Port D Output Data Register

PORTD: 0x0B (0x2B) Default: 0x00 Bits PD7 PD1 PD0 PD6 PD5 PD4 PD3 PD2 R/WR/WR/W R/WR/W R/WR/W R/W R/W Bit definition

- 76 -

Page 84

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

[7: 0] PORTD D group port output register

Port D Direction Register - DDRD

DDRD - port D direction register

DDRD: 0x0A (0x2A) Default: 0x00 DDRD DDD7 DDD6 DDD5 DDD4 DDD3 DDD2 DDD1 DDD0 R/W R/W R/W R/W R/W R/W R/W R/W R/W

Bit definition

[7: 0] DDD D group port output direction control register

Port D Input Data Register - PIND

PIND - Port D input data register

PIND: 0x09 (0x29) Default: 0x00
PIND PIND7 PIND6 PIND5 PIND1 PIND1 PIND1 PIND1 PIND1

 $R \, / \, W \hspace{1cm} R \,$ 

Bit definition

D group port status register

[7: 0] PIND Read PIND to get the current port level status

Write PINDn to 1, flip PORTDn corresponding to the state of the bit  $% \left( 1\right) =\left( 1\right) \left( 1\right)$ 

Port E Output Data Register - PORTE

PORTE - Port E output data register

PORTE: 0x0E (0x2E) Default: 0x00

PE0 Bits PE7 PE6 PE5 PE4 PE3 PE2 PE1 R/WR/W R/WR/WR/W $R \, / \, W$ R/WR/WR/W

Bit definition

[7: 0] PORTE E group port output register

Port E Direction Register - DDRE

DDRE - Port E direction register

DDRE: 0x0D (0x2D) Default: 0x00

DDRE DDE7 DDE6 DDE5 DDE4 DDE3 DDE2 DDE1 DDE0 R/WR/W R/W R/W R/W R/WR/W R/W R/W

Bit definition

[7: 0] DDE E group port direction control register

Port E Input Data Register - PINE

PINE - Port E input data register

PINE: 0x0C (0x2C) Default: 0x00

PINE PINE7 PINE6 PINE5 PINE4 PINE3 PINE1 PINE1 PINE0 PINE

- 77 -

Page 85

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

PF0

R/W

PF1

 $R \, / \, W \hspace{1cm} R \,$ 

Bit definition

Group E Port Status Register

[7: 0] PINE Read PINE to get the current port level

Write PINEn to 1, flip the state of the PORTEn bit

Port F Output Register - PORTF

PINF - Port F Enter the data register

 PORTF: 0x14 (0x34)
 Default: 0x00

 Bits
 PF7
 PF6
 PF5
 PF4
 PF3
 PF2

 R / W
 R / W
 R / W
 R / W
 R / W
 R / W

Bit definition

F group port status register

[7: 0] PORTF In the input mode port, the corresponding bit is written to 1 to turn on the internal pull-up

Output mode port, corresponding to bit 1 will drive the output high

Port F Direction Control Register - DDRF

DDRF - Port F direction control register

Bit definition

[7: 0] DDRF F group port direction control register

Port F Status Register - PINF

PINF - Port F status register

PINF: 0x12 (0x32) Default: 0x00

Bits PINF7 PINF6 PINF1 PINF1 PINF1 PINF1 PINF

 $\label{eq:rate_rate} {\sf R} \, / \, {\sf W} \qquad {\sf R} \, / \, {\sf W}$ 

Bit definition

F group port status register

[7: 0] PINF Read PINF to get the current level of port F

PINFn write 1, flip PORTFn corresponding to the status of the bit

Port Drive Control Register - HDR

HDR0 - port driver control register

 HDR: 0xE0
 Default: 0x00

 Bit
 HDR5
 HDR4
 HDR3
 HDR2
 HDR1
 HDR0

 R/W
 R/W
 R/W
 R/W
 R/W
 R/W
 R/W
 R/W

Bit definition

- 78 -

# Page 86

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

| [7: 6] | -    | Keep not used                                            |
|--------|------|----------------------------------------------------------|
| 5      | HDR5 | PF5 output drive control; 1 = 80mA drive, 0 = 12mA drive |
| 4      | HDR4 | PF4 output drive control; 1 = 80mA drive, 0 = 12mA drive |
| 3      | HDR3 | PF2 output drive control; 1 = 80mA drive, 0 = 12mA drive |
| 2      | HDR2 | PF1 output drive control; 1 = 80mA drive, 0 = 12mA drive |
| 1      | HDR1 | PD6 output drive control; 1 = 80mA drive, 0 = 12mA drive |
| 0      | HDR0 | PD5 output drive control; 1 = 80mA drive, 0 = 12mA drive |

# Port Multiplexed Control Register 0 - PMX0

PMX0 - Port Multiplexed Control Register

| PMX0: 0xE      | E     |          |                                                                                      | Default:     | 0x00          |               |                |                      |     |  |  |  |
|----------------|-------|----------|--------------------------------------------------------------------------------------|--------------|---------------|---------------|----------------|----------------------|-----|--|--|--|
| Bit            | WCE   | C1BF4 C1 | AF5 C0BF3                                                                            |              | C0AC0         | SSB1          | TXD6           | RXD5                 |     |  |  |  |
| R/W            | R/W   | R/W      | R/W                                                                                  | R/W          | R/W           | R/W           | R/W            | R/W                  |     |  |  |  |
| Bit definition | ı     |          |                                                                                      |              |               |               |                |                      |     |  |  |  |
|                |       | PMX      | PMX0 / 1 update enable control; before updating PMX0 / 1 register, you need to first |              |               |               |                |                      |     |  |  |  |
| 7              | WCE   | Write    | the WCE bit                                                                          | to 1, and co | omplete the P | MX0 / 1 in    | the next six s | system cycles        |     |  |  |  |
|                |       | Updat    | e.                                                                                   |              |               |               |                |                      |     |  |  |  |
|                |       | OC1E     | Auxiliary O                                                                          | utput Contr  | rol           |               |                |                      |     |  |  |  |
| 6              | C1BF4 | 1 = O    | C1B is outpu                                                                         | t to PF4     |               |               |                |                      |     |  |  |  |
|                |       | 0 = 0    | C1B is outpu                                                                         | t to PB2     |               |               |                |                      |     |  |  |  |
|                |       | OC1A     | Auxiliary O                                                                          | utput Conti  | rol           |               |                |                      |     |  |  |  |
| 5              | C1AF5 | 1 = O    | C1A output t                                                                         | o PF5        |               |               |                |                      |     |  |  |  |
|                |       | 0 = O    | C1A output t                                                                         | o PB1        |               |               |                |                      |     |  |  |  |
|                |       | OC0E     | Auxiliary O                                                                          | utput Contr  | rol           |               |                |                      |     |  |  |  |
| 4              | C0BF3 | 1 = O    | C0B output to                                                                        | o PF3        |               |               |                |                      |     |  |  |  |
|                |       | 0 = 0    | C0B output to                                                                        | o PD5        |               |               |                |                      |     |  |  |  |
|                |       | OC0A     | Auxiliary O                                                                          | utput Conti  | rol           |               |                |                      |     |  |  |  |
|                |       | The 0    | C0A output i                                                                         | s controlled | by the C0A0   | C0 bit and tl | ne COAS bit o  | of the TCCR0B regist | er: |  |  |  |
|                |       | {C0A     | C0, C0AS} =                                                                          | =            |               |               |                |                      |     |  |  |  |
| 3              | C0AC0 | 00 = 0   | OC0A output                                                                          | to PD6       |               |               |                |                      |     |  |  |  |
|                |       | 01 = 0   | C0A Output                                                                           | to PE4       |               |               |                |                      |     |  |  |  |
|                |       | 10 = 0   | C0A output                                                                           | to PC0       |               |               |                |                      |     |  |  |  |
|                |       | 11 = 0   | OC0A is outp                                                                         | ut to both P | PE4 and PC0   |               |                |                      |     |  |  |  |
|                |       | SPSS     | Auxiliary Οι                                                                         | tput Contro  | ol            |               |                |                      |     |  |  |  |
| 2              | SSB1  | 1 = SI   | PSS output to                                                                        | PB1          |               |               |                |                      |     |  |  |  |
|                |       | 0 = SI   | PSS output to                                                                        | PB2          |               |               |                |                      |     |  |  |  |
|                | mun.  | Serial   | TXD Auxilia                                                                          | ary Output   | Control       |               |                |                      |     |  |  |  |
| 1              | TXD6  | 1 = T    | XD output to                                                                         | PD6, $0 = T$ | XD output to  | PD1           |                |                      |     |  |  |  |
| 0              | DVD * | Serial   | RXD Auxili                                                                           | ary Input C  | ontrol        |               |                |                      |     |  |  |  |
| 0              | RXD5  | 1 = R    | XD input from                                                                        | m PD5, 0 =   | RXD input f   | rom PD0       |                |                      |     |  |  |  |

- 79 -

LogicGreen Technologies Co., LTD

## Port Multiplex Control Register 1 - PMX1

PMX1 - Port Multiplexed Control Register

| PMX1: 0xED     | PMX1: 0xED Default: 0x00 |          |              |              |     |      |           |     |  |
|----------------|--------------------------|----------|--------------|--------------|-----|------|-----------|-----|--|
| Bit            | -                        | -        | -            | -            | -   | C3AC | C2BF7 C2A | AF6 |  |
| R/W            | -                        | -        | -            | -            | -   | R/W  | R/W       | R/W |  |
| Bit definition |                          |          |              |              |     |      |           |     |  |
| [7: 3]         | -                        | Keep not | used         |              |     |      |           |     |  |
|                |                          | OC3A A   | uxiliary Ou  | tput Control |     |      |           |     |  |
| 2              | C3AC                     | 1 = OC3  | A output to  | QFP48 / AC   | COP |      |           |     |  |
|                |                          | 0 = OC3  | A output to  | PF1          |     |      |           |     |  |
|                |                          | OC2B A   | axiliary Out | tput Control |     |      |           |     |  |
| 1              | C2BF7                    | 1 = OC2I | 3 output to  | PF7          |     |      |           |     |  |
|                |                          | 0 = OC2I | 3 output to  | PD3          |     |      |           |     |  |
|                |                          | OC2A A   | uxiliary Ou  | tput Control |     |      |           |     |  |
| 0              | C2AF6                    | 1 = OC2  | A output to  | PF6          |     |      |           |     |  |
|                |                          | 0 = OC2  | A output to  | PB3          |     |      |           |     |  |
|                |                          |          |              |              |     |      |           |     |  |

Instructions for use

PMX0 / 1 shared register update protection control bit PMX0 [7], update PMX1, please refer to PMX0 register Control of PMX0 [7].

## Port Multiplex Control Register 2 - PMX2

PMX2 - Port Multiplexed Control Register

| PMX2: 0xF0     | )     |          |                                                                                                                           | Default: 0x0    | 00           |               |                |                                                              |  |  |  |
|----------------|-------|----------|---------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|---------------|----------------|--------------------------------------------------------------|--|--|--|
| Bit            | WCE   | STSC1 ST | SC0                                                                                                                       | -               | -            | XIEN          | E6EN           | C6EN                                                         |  |  |  |
| R/W            | R / W | R/W      | R/W                                                                                                                       | -               | -            | R / W         | R/W            | R/W                                                          |  |  |  |
| Bit definition |       |          |                                                                                                                           |                 |              |               |                |                                                              |  |  |  |
| [7]            | WCE   | PMX2     | 2 update enabl                                                                                                            | le control; bef | ore updatin  | g PMX2 reg    | gister, you ne | eed to write first                                           |  |  |  |
| [/]            | WCL   | The W    | /CE bit is 1, a                                                                                                           | nd the PMX2     | update is c  | ompleted in   | the next six   | system cycles.                                               |  |  |  |
|                |       | High S   | Speed Crystal                                                                                                             | IO Start Circ   | uit Control  |               |                |                                                              |  |  |  |
| [6]            | STSC1 | STSC     | 1 is automatic                                                                                                            | ally enabled v  | when high-   | speed crysta  | l is enabled   | via PMCR. When switching the system                          |  |  |  |
| [*]            | 2222  | After    | After the clock to the external high-speed crystal, STSC1 automatically clear. The software can also be stabilized in the |                 |              |               |                |                                                              |  |  |  |
|                |       | After    | the timer, mar                                                                                                            | nually clear th | e STSC1, l   | as turned of  | f the crystal  | oscillator circuit, saving power.                            |  |  |  |
|                |       | Low-s    | speed crystal o                                                                                                           | scillator IO s  | tart circuit | control       |                |                                                              |  |  |  |
| [5]            | STSC0 | STSC     | 0 is enabled a                                                                                                            | utomatically a  | after enabli | ng low-spee   | d crystal thro | ough PMCR. When switching the system                         |  |  |  |
| (-)            |       |          | the clock to th                                                                                                           | ne external lov | v-speed cry  | stal, STSC0   | automatical    | ly clear. The software can also be stabilized in the crystal |  |  |  |
|                |       | After    | the timer, mar                                                                                                            | nually clear th | e STSC0, ł   | as turned of  | f the crystal  | oscillator circuit, saving power.                            |  |  |  |
| [4: 3]         | -     | Keep     | not used                                                                                                                  |                 |              |               |                |                                                              |  |  |  |
| [2]            | XIEN  | To ena   | able external o                                                                                                           | clock input, yo | ou need to   | enable extern | nal crystal at | the same time                                                |  |  |  |
| [1]            | E6EN  | Enable   | e the common                                                                                                              | IO function of  | of PE6. The  | default PE    | 6 is AVREF     | function                                                     |  |  |  |
| [0]            | C6EN  | Enable   | e the general I                                                                                                           | O function of   | PC6; defa    | ult PC6 is ex | ternal reset   | input                                                        |  |  |  |

- 80 -

# Page 88

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# Pin level change interrupt

- 40 pin change interrupt sources
- 5 interrupt entries

## Summary

The pin change interrupt is triggered by the PBn, PCn, PDn, PEn and PFn pins. As long as the pin change interrupt is enabled, Interrupts can be triggered even if these pins are configured as outputs. This can be used to generate software interrupts.

Any enabled flip-flop of the PBn pin will trigger pin level interrupt PCI0, enabled PCn pin flip will trigger PCI1, enabled PDn pin flip will trigger PCI2, enabling PEn pin flip will trigger PCI3. Each pin changes

The interrupt enable is controlled by the PCMSK0  $\sim$  4 register, respectively. All of the pin-level interruptions are detected asynchronously Used as a wake source in some sleep modes.

## Register definition

#### Pin Change Interrupt register list

| register | address | Defaults | description                                    |
|----------|---------|----------|------------------------------------------------|
| PCICR    | 0x68    | 0x00     | The pin changes the interrupt control register |
| PCIFR    | 0x3B    | 0x00     | The pin changes the interrupt flag register    |
| PCMSK0   | 0x6B    | 0x00     | Pin Change Interrupt Mask Register 0           |
| PCMSK1   | 0x6C    | 0x00     | Pin Change Interrupt Mask Register 1           |
| PCMSK2   | 0x6D    | 0x00     | Pin Change Interrupt Mask Register 2           |
| PCMSK3   | 0x73    | 0x00     | Pin Change Interrupt Mask Register 3           |
| PCMSK4   | 0x74    | 0x00     | Pin Change Interrupt Mask Register 4           |

### PCICR - Pin change interrupt control register

PCICR - Pin change interrupt control register

| Address | 0x68     |          |     | Default: 0x00 |       |       |       |       |  |  |
|---------|----------|----------|-----|---------------|-------|-------|-------|-------|--|--|
| Bit     | 7        | 6        | 5   | 4             | 3     | 2     | 1     | 0     |  |  |
| Name    | -        | -        | -   | PCIE4         | PCIE3 | PCIE2 | PCIE1 | PCIE0 |  |  |
| R/W     | -        | -        | -   | R/W           | R/W   | R / W | R / W | R/W   |  |  |
| Bit     | Name Des | cription |     |               |       |       |       |       |  |  |
| 7: 5    | -        | Keep it. |     |               |       |       |       |       |  |  |
| 4       | DOIE4    |          | 1.1 |               |       |       |       |       |  |  |

4 PCIE4 pin change interrupt enable control bit 4.

When the PCIE4 bit is set to "1" and the global interrupt is enabled, pin change interrupt 4 is enabled.

Any change in the level of the enabled PFn pin will cause a PCI4 interrupt. PFn pin

The interrupt enable can be controlled by the PCMSK4 register, respectively.

When the PCIE3 bit is set to "0", the pin change interrupt 3 is disabled.

PCIE3 pin change interrupt enable control bit 3.

When the PCIE3 bit is set to "1" and the global interrupt is enabled, pin change interrupt 3 is enabled.

- 81 -

## Page 89

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Any change in the enabled PEn pin will cause a PCI3 interrupt. PEn pin

The interrupt enable can be controlled by the PCMSK3 register, respectively.

When the PCIE3 bit is set to "0", the pin change interrupt 3 is disabled.

2 PCIE2 pin change interrupt enable control bit 2.

When the PCIE2 bit is set to "1" and the global interrupt is enabled, pin change interrupt 2 is enabled.

Any change in the enabled PDn pin will cause a PCI2 interrupt. PDn pin

The interrupt enable can be controlled by the PCMSK2 register, respectively.

When the PCIE2 bit is set to "0", the pin change interrupt 2 is disabled.

1 PCIE1 pin change interrupt enable control bit 1.

When the PCIE1 bit is set to "1" and the global interrupt is enabled, pin change interrupt 1 is enabled.

Any change in the enabled PCn pin will cause a PCI1 interrupt. PCn pin

The interrupt enable can be controlled by the PCMSK1 register, respectively.

When the PCIE1 bit is set to "0", pin change interrupt 1 is disabled.

0 PCIE0 pin change interrupt enable control bit 0.

When the PCIE0 bit is set to "1" and the global interrupt is enabled, pin change interrupt 0 is enabled. Any change in the enabled bit of the PBn pin will cause a PCI0 interrupt. PBn pin

The interrupt enable can be controlled by the PCMSK0 register, respectively. When the PCIE0 bit is set to "0", the pin change interrupt 0 is disabled.

#### PCIFR - Pin Change Interrupt Flag Register

PCIFR - Pin Change Interrupt Flag Register

| Address: | 0x3B     |          |   | Default: 0x00 |       |       |       |       |  |  |  |
|----------|----------|----------|---|---------------|-------|-------|-------|-------|--|--|--|
| Bit      | 7        | 6        | 5 | 4             | 3     | 2     | 1     | 0     |  |  |  |
| Name     | -        | -        | - | PCIF4         | PCIF3 | PCIF2 | PCIF1 | PCIF0 |  |  |  |
| R/W      | -        | -        | - | R / W         | R/W   | R/W   | R/W   | R/W   |  |  |  |
| Bit      | Name Des | cription |   |               |       |       |       |       |  |  |  |
| 7: 5     | -        | Keep it. |   |               |       |       |       |       |  |  |  |
|          |          |          |   |               |       |       |       |       |  |  |  |

4 PCIF4 pin change interrupt flag bit 4.

The level change of any enabled PFn pin sets the PCIF4. When PCIE4 and full

When the interruption is set, the MCU will jump to the PCI4 interrupt entry address. PFn pin

The enable of the interrupt can be controlled by the PCMSK4 register, respectively.

The execution of the interrupt service routine or writing "1" to the PCIF4 bit will clear the PCIF4 bit.

3 PCIF3 pin change interrupt flag bit 3.

The PCIV3 is set for any of the enabled PEn pin changes. When PCIE3 and all

When the interruption is set, the MCU will jump to the PCI3 interrupt entry address. PEn pin

The enable of the interrupt can be controlled by the PCMSK3 register, respectively.

The execution of the interrupt service routine or writing "1" to the PCIF3 bit will clear the PCIF3 bit.

2 PCIF2 pin change interrupt flag bit 2.

The level change of any enabled PDn pin will set PCIF2. When PCIE2 and all

When the interruption is set, the MCU will jump to the PCI2 interrupt entry address. PDn pin

The enable of the interrupt can be controlled by the PCMSK2 register, respectively.

The execution of the interrupt service routine or writing "1" to the PCIF2 bit will clear the PCIF2 bit.

1 PCIF1 pin change interrupt flag bit 1.

- 82 -

### Page 90

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The level change of any enabled PCn pin sets PCIF1. When PCIE1 and all

When the interruption is set, the MCU will jump to the PCI1 interrupt entry address. PCn pin

The enable of the interrupt can be controlled by the PCMSK1 register, respectively.

The execution of the interrupt service routine or writing "1" to the PCIF1 bit clears the PCIF1 bit.

0 PCIF0 pin change interrupt flag bit 0.

The level change of any enabled PBn pin sets PCIF0. When PCIE0 and all

When the interruption is set, the MCU will jump to the PCI0 interrupt entry address. PBn pin  $\,$ 

The enable of the interrupt can be controlled by the PCMSK0 register, respectively.

The execution of the interrupt service routine or writing "1" to the PCIF0 bit clears the PCIF0 bit.

## $\ensuremath{\mathsf{PCMSK0}}$ - Pin Change Interrupt Mask Register 0

PCMSK0 - Pin Change Mask Register 0

| Address: 02 | к6В    |           | Default: 0x00 |        |        |        |        |        |  |  |
|-------------|--------|-----------|---------------|--------|--------|--------|--------|--------|--|--|
| Bit         | 7      | 6         | 5             | 4      | 3      | 2      | 1      | 0      |  |  |
| Name        | PCINT7 | PCINT6    | PCINT5        | PCINT4 | PCINT3 | PCINT2 | PCINT1 | PCINT0 |  |  |
| R/W         | R/W    | R/W       | R/W           | R/W    | R/W    | R/W    | R/W    | R/W    |  |  |
| Bit Name    | de     | scription |               |        |        |        |        |        |  |  |

7 PCINT7 pin change enable mask bit 7.

When the PCINT7 bit is set to "1", the PB7 pin change interrupt is enabled. PB7 pin

The level change will set PCIF0. If PCIE0 bit and global interrupt are set,

PCI0 interrupt. When the PCINT7 bit is set to "0", the PB7 pin change interrupt is disabled.

6 PCINT6 pin change enable mask 6.

When the PCINT6 bit is set to "1", the PB6 pin change interrupt is enabled. PB6 pin

The level change will set PCIF0. If PCIE0 bit and global interrupt are set,

PCI0 interrupt. When setting the PCINT6 bit to "0", the PB6 pin change interrupt is disabled.

5 PCINT5 pin change enable mask bit 5.

When the PCINT5 bit is set to "1", the PB5 pin change interrupt is enabled. PB5 pin

The level change will set PCIF0. If PCIE0 bit and global interrupt are set,

PCI0 interrupt. When setting the PCINT5 bit to "0", the PB5 pin change interrupt is disabled.

4 PCINT4 pin change enable mask bit 4.

When the PCINT4 bit is set to "1", the PB4 pin change interrupt is enabled. PB4 pin

The level change will set PCIF0. If PCIE0 bit and global interrupt are set,

PCI0 interrupt. When the PCINT4 bit is set to "0", the PB4 pin change interrupt is disabled.

3 PCINT3 pin change enable mask bit 3.

When the PCINT3 bit is set to "1", the PB3 pin change interrupt is enabled. PB3 pin

The level change will set PCIF0. If PCIE0 bit and global interrupt are set,

PCI0 interrupt. When the PCINT3 bit is set to "0", the PB3 pin change interrupt is disabled.

2 PCINT2 pin change enable mask bit 2.

When the PCINT2 bit is set to "1", the PB2 pin change interrupt is enabled. PB2 pin

The level change will set PCIF0. If PCIE0 bit and global interrupt are set,

PCI0 interrupt. When setting the PCINT2 bit to "0", the PB2 pin change interrupt is disabled.

1 PCINT1 pin change enable mask bit 1.

When the PCINT1 bit is set to "1", the PB1 pin change interrupt is enabled. PB1 pin

- 83 -

#### Page 91

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The level change will set PCIF0. If PCIE0 bit and global interrupt are set,

PCI0 interrupt. When setting the PCINT1 bit to "0", the PB1 pin change interrupt is disabled.

 $0\ PCINT0$  pin change enable mask bit 0.

When setting the PCINT0 bit to "1", the PB0 pin change interrupt is enabled. PB0 pin

The level change will set PCIF0. If PCIE0 bit and global interrupt are set,

PCI0 interrupt. When setting the PCINT0 bit to "0", the PB0 pin change interrupt is disabled.

## PCMSK1 - Pin Change Interrupt Mask Register 1

PCMSK1 - Pin Change Mask Register 1

| Address: 0 | x6C        |              | Default: 0x00 |             |            |     |     |        |  |  |
|------------|------------|--------------|---------------|-------------|------------|-----|-----|--------|--|--|
| Bit        | 7          | 6            | 5             | 4           | 3          | 2   | 1   | 0      |  |  |
| ы          | PCINT15 PC | CINT14 PCINT | 13 PCINT12 P  | CINT11 PCIN | Γ10 PCINT9 |     |     | PCINT8 |  |  |
| R / W      | R/W        | R/W          | R / W         | R/W         | R / W      | R/W | R/W | R/W    |  |  |
| Bit Name   | de         | escription   |               |             |            |     |     |        |  |  |

7 PCINT15 pin change enable mask 15.

When the PCINT15 bit is set to "1", the PC7 pin change interrupt is enabled. PC7 pin The level change will set the PCIF1 if the PCIE1 bit and the global interrupt are set, PCII interrupt. When the PCINT15 bit is set to "0", the PC7 pin change interrupt is disabled

ī

only.

6 PCINT14 pin change enable mask 14.

When the PCINT14 bit is set to "1", the PC6 pin change interrupt is enabled. PC6 pin

The level change will set the PCIF1 if the PCIE1 bit and the global interrupt are set,

PCII interrupt. When the PCINT14 bit is set to "0", the PC6 pin change interrupt is disabled only.

5 PCINT13 pin change enable mask bit 13.

When the PCINT13 bit is set to "1", the PC5 pin change interrupt is enabled. PC5 pin The level change will set the PCIF1 if the PCIE1 bit and the global interrupt are set, PCI1 interrupt. When the PCINT13 bit is set to "0", the PC5 pin change interrupt is disabled only.

4 PCINT12 pin change enable mask 12.

When the PCINT12 bit is set to "1", the PC4 pin change interrupt is enabled. PC4 pin The level change will set the PCIF1 if the PCIE1 bit and the global interrupt are set, PCII interrupt. When the PCINT12 bit is set to "0", the PC4 pin change interrupt is disabled

only.

3 PCINT11 pin change enable mask bit 11.

When the PCINT11 bit is set to "1", the PC3 pin change interrupt is enabled. PC3 pin The level change will set the PCIF1 if the PCIE1 bit and the global interrupt are set, PCII interrupt. When the PCINT11 bit is set to "0", the PC3 pin change interrupt is disabled only.

2 PCINT10 pin change enable mask bit 2.

When the PCINT10 bit is set to "1", the PC2 pin change interrupt is enabled. PC2 pin The level change will set the PCIF1 if the PCIE1 bit and the global interrupt are set, PCII interrupt. When the PCINT10 bit is set to "0", the PC2 pin change interrupt is disabled

- 84 -

#### Page 92

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

only.

1 PCINT9 Pin change enable mask bit 1.

When the PCINT9 bit is set to "1", the PC1 pin change interrupt is enabled. PC1 pin
The level change will set the PCIF1 if the PCIE1 bit and the global interrupt are set,
PCI1 interrupt. When the PCINT9 bit is set to "0", the PC1 pin change interrupt is disabled.

0 PCINT8 Pin change enable mask bit 0.

When the PCINT8 bit is set to "1", the PC0 pin change interrupt is enabled. PC0 pin The level change will set the PCIF1 if the PCIE1 bit and the global interrupt are set, PCI1 interrupt. When setting the PCINT8 bit to "0", the PC0 pin change interrupt is disabled.

### PCMSK2 - Pin Change Interrupt Mask Register 2

PCMSK2 - Pin Change Mask Register 2

| Addre  | ss: 0x6D |             |         | 00      |         |         |         |         |  |
|--------|----------|-------------|---------|---------|---------|---------|---------|---------|--|
| Bits   | 7        | 6           | 5       | 4       | 3       | 2       | 1       | 0       |  |
| Bits   | PCINT23  | PCINT22     | PCINT21 | PCINT20 | PCINT19 | PCINT18 | PCINT17 | PCINT16 |  |
| R/W    | R / W    | R/W         | R / W   | R / W   | R/W     | R / W   | R/W     | R/W     |  |
| Bit Na | me       | description | on      |         |         |         |         |         |  |

7 PCINT23 pin change enable mask bit 23.

When the PCINT23 bit is set to "1", the PD7 pin change interrupt is enabled. PD7 pin The level change will set PCIF2. If PCIE2 bit and global interrupt are set, PCI2 interrupt.

When the PCINT23 bit is set to "0", the PD7 pin change interrupt is disabled.

6 PCINT22 pin change enable mask bit 6.

When the PCINT22 bit is set to "1", the PD6 pin change interrupt is enabled. PD6 pin

The level change will set PCIF2. If PCIE2 bit and global interrupt are set,

PCI2 interrupt.

When the PCINT22 bit is set to "0", the PD6 pin change interrupt is disabled.

5 PCINT21 pin change enable mask bit 21

When the PCINT21 bit is set to "1", the PD5 pin change interrupt is enabled. PD5 pin  $\,$ 

The level change will set PCIF2. If PCIE2 bit and global interrupt are set,

PCI2 interrupt

When the PCINT21 bit is set to "0", the PD5 pin change interrupt is disabled.

4 PCINT20 pin change enable mask bit 20.

When the PCINT20 bit is set to "1", the PD4 pin change interrupt is enabled. PD4 pin The level change will set PCIF2. If PCIE2 bit and global interrupt are set,

The level change will set FCIF2. If FCIE2 bit and global interrupt are set,

PCI2 interrupt.

When the PCINT20 bit is set to "0", the PD4 pin change interrupt is disabled.

3 PCINT19 pin change enable mask bit 19.

When the PCINT19 bit is set to "1", the PD3 pin change interrupt is enabled. PD3 pin The level change will set PCIF2. If PCIE2 bit and global interrupt are set,

PCI2 interrupt.

When the PCINT19 bit is set to "0", the PD3 pin change interrupt is disabled.

PCINT18 pin change enable mask 18.

- 85 -

### Page 93

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When the PCINT18 bit is set to "1", the PD2 pin change interrupt is enabled. PD2 pin The level change will set PCIF2. If PCIE2 bit and global interrupt are set,

PCI2 interrupt.

When the PCINT18 bit is set to "0", the PD2 pin change interrupt is disabled.

1 PCINT17 pin change enable mask bit 17.

When the PCINT17 bit is set to "1", the PD1 pin change interrupt is enabled. PD1 pin The level change will set PCIF2. If PCIE2 bit and global interrupt are set, PCI2 interrupt.

When the PCINT17 bit is set to "0", the PD1 pin change interrupt is disabled.

0 PCINT16 pin change enable mask bit 16.

When the PCINT16 bit is set to "1", the PD0 pin change interrupt is enabled. PD0 pin The level change will set PCIF2. If PCIE2 bit and global interrupt are set, PCI2 interrupt.

When the PCINT16 bit is set to "0", the PD0 pin change interrupt is disabled.

### PCMSK3 - Pin Change Interrupt Mask Register 3

PCMSK3 - Pin Change Mask Register 3

| Address | : 0x73  | Default: 0x00 |         |         |         |         |         |         |
|---------|---------|---------------|---------|---------|---------|---------|---------|---------|
| D'4     | 7       | 6             | 5       | 4       | 3       | 2       | 1       | 0       |
| Bit     | PCINT31 | PCINT30       | PCINT29 | PCINT28 | PCINT27 | PCINT26 | PCINT25 | PCINT24 |
| R/W     | R / W   | R/W           | R/W     | R/W     | R/W     | R / W   | R / W   | R / W   |
| Bit     | Name    | description   | n       |         |         |         |         |         |

7 PCINT31 pin change enable mask bit 31.

When the PCINT31 bit is set to "1", the PE7 pin change interrupt is enabled. PE7 pin The level change will set the PCIF3 if the PCIE3 bit and the global interrupt are set, PCI3 interrupt.

When the PCINT31 bit is set to "0", the PE7 pin change interrupt is disabled.

6 PCINT30 pin change enable mask bit 30.

When the PCINT30 bit is set to "1", the PE6 pin change interrupt is enabled. PE6 pin The level change will set the PCIF3 if the PCIE3 bit and the global interrupt are set, PCI3 interrupt.

When the PCINT30 bit is set to "0", the PE6 pin change interrupt is disabled.

5 PCINT29 pin change enable mask bit 39.

When the PCINT29 bit is set to "1", the PE5 pin change interrupt is enabled. PE5 pin The level change will set the PCIF3 if the PCIE3 bit and the global interrupt are set, PCI3 interrupt.

When the PCINT29 bit is set to "0", the PE5 pin change interrupt is disabled.

4 PCINT28 pin change enable mask bit 28.

When the PCINT28 bit is set to "1", the PE4 pin change interrupt is enabled. PE4 pin The level change will set the PCIF3 if the PCIE3 bit and the global interrupt are set, PCI3 interrupt.

When the PCINT28 bit is set to "0", the PE4 pin change interrupt is disabled.

3 PCINT27 pin change enable mask bit 27.

- 86 -

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When the PCINT27 bit is set to "1", the PE3 pin change interrupt is enabled. PE3 pin The level change will set the PCIF3 if the PCIE3 bit and the global interrupt are set, PCI3 interrupt.

When the PCINT27 bit is set to "0", the PE3 pin change interrupt is disabled.

2 PCINT26 pin change enable mask bit 26.

When the PCINT26 bit is set to "1", the PE2 pin change interrupt is enabled. PE2 pin The level change will set the PCIF3 if the PCIE3 bit and the global interrupt are set, PCI3 interrupt.

When the PCINT26 bit is set to "0", the PE2 pin change interrupt is disabled.

1 PCINT25 pin change enable mask bit 25.

When the PCINT25 bit is set to "1", the PE1 pin change interrupt is enabled. PE1 pin The level change will set the PCIF3 if the PCIE3 bit and the global interrupt are set, PCI3 interrupt.

When setting the PCINT25 bit to "0", the PE1 pin change interrupt is disabled.

0 PCINT24 pin change enable mask bit 24.

When the PCINT24 bit is set to "1", the PE0 pin change interrupt is enabled. PE0 pin The level change will set the PCIF3 if the PCIE3 bit and the global interrupt are set, PCI3 interrupt.

When setting PCINT24 bit to "0", the PE0 pin change interrupt is disabled.

#### PCMSK4 - Pin Change Interrupt Mask Register 4

PCMSK4 - Pin Change Mask Register 4

| Address | s: 0x74 | Default: 0x00 |         |         |         |         |         |         |  |
|---------|---------|---------------|---------|---------|---------|---------|---------|---------|--|
| D'4     | 7       | 6             | 5       | 4       | 3       | 2       | 1       | 0       |  |
| Bit     | PCINT39 | PCINT38       | PCINT37 | PCINT36 | PCINT35 | PCINT34 | PCINT33 | PCINT32 |  |
| R/W     | R / W   | R / W         | R/W     | R / W   | R/W     | R/W     | R / W   | R / W   |  |
| Bit     | Name    | descriptio    | n       |         |         |         |         |         |  |

7 PCINT39 pin change enable mask bit 39.

When the PCINT39 bit is set to "1", the PF7 pin change interrupt is enabled. PF7 pin The level change will set the PCIF4 if the PCIE4 bit and the global interrupt are set, PCI4 interrupt.

When the PCINT39 bit is set to "0", the PF7 pin change interrupt is disabled.

6 PCINT38 pin change enable mask 38.

When the PCINT38 bit is set to "1", the PF6 pin change interrupt is enabled. PF6 pin The level change will set the PCIF4 if the PCIE4 bit and the global interrupt are set, PCI4 interrupt.

When the PCINT38 bit is set to "0", the PF6 pin change interrupt is disabled.

5 PCINT37 pin change enable mask bit 37.

When the PCINT37 bit is set to "1", the PF5 pin change interrupt is enabled. PF5 pin The level change will set the PCIF4 if the PCIE4 bit and the global interrupt are set, PCI4 interrupt.

When the PCINT37 bit is set to "0", the PF5 pin change interrupt is disabled.

4 PCINT36 pin change enable mask bit 36.

- 87 -

### Page 95

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When the PCINT36 bit is set to "1", the PF4 pin change interrupt is enabled. PF4 pin The level change will set the PCIF4 if the PCIE4 bit and the global interrupt are set, PCI4 interrupt.

When the PCINT36 bit is set to "0", the PF4 pin change interrupt is disabled.

3 PCINT35 pin change enable mask bit 35.

When the PCINT35 bit is set to "1", the PF3 pin change interrupt is enabled. PF3 pin

### LGT8F88P LGT8F168P LGT8F328P

The level change will set the PCIF4 if the PCIE4 bit and the global interrupt are set, PCI4 interrupt.

When the PCINT35 bit is set to "0", the PF3 pin change interrupt is disabled.

2 PCINT34 pin change enable mask bit 34.

When the PCINT34 bit is set to "1", the PF2 pin change interrupt is enabled. PF2 pin The level change will set the PCIF4 if the PCIE4 bit and the global interrupt are set, PCI4 interrupt.

When the PCINT34 bit is set to "0", the PF2 pin change interrupt is disabled.

1 PCINT33 pin change enable mask 33.

When the PCINT33 bit is set to "1", the PF1 pin change interrupt is enabled. PF1 pin The level change will set the PCIF4 if the PCIE4 bit and the global interrupt are set, PCI4 interrupt.

When the PCINT33 bit is set to "0", the PF1 pin change interrupt is disabled.

0 PCINT32 pin change enable mask bit 32.

When the PCINT31 bit is set to "1", the PF0 pin change interrupt is enabled. PF0 pin The level change will set the PCIF4 if the PCIE4 bit and the global interrupt are set, PCI4 interrupt.

When setting the PCINT32 bit to "0", the PF0 pin change interrupt is disabled.

- 88 -

Page 96

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Timer / Event Counter 0 (TMR0)

- 8-bit counter
- Two separate comparison units
- When the compare match occurs, the counter is automatically cleared and loaded automatically
- Phase-corrected PWM output without interference pulse
- Frequency generator
- External event counter
- 10-bit clock prescaler
- overflow and compare match interrupt
- with dead time control
- 6 selectable trigger sources automatically turn off the PWM output

High-speed, high-resolution (500KHz @ 7Bit) PWM in high-speed clock mode

#### Overview

TC0 is a general-purpose 8-bit timer counter module that supports PWM output and can produce waveforms precisely. TC0 package

With one count clock generation unit, one 8-bit counter, waveform generation mode control unit and two output compare single

yuan. At the same time, TC0 can be shared with TC1 10-bit prescaler, you can also use the 10-bit prescaler. Pre-divided

Frequency on the system clock clkio or high speed clock rcm2x (internal 32M RC oscillator output clock rc32m 2 times the frequency)

Divide to produce the count clock Clkt0. The waveform generation mode control unit controls the operating mode and comparison of the counter

Out of the waveform. Depending on the operating mode, the counter is cleared for each count clock Clkt0, plus one or

Minus one operation. Clkt0 can be generated by an internal clock source or an external clock source. When the counter count value TCNT0 reaches the maximum

The value (equal to the maximum value 0xFF or the output compare register OCR0A, defined as TOP, defines the maximum value of MAX to show the area

Other), the counter will be cleared or decremented. When the counter count value TCNT0 reaches the minimum value (equal to

0x00, defined as BOTTOM), the counter will be added to an operation. When the counter count value TCNT0 arrives

OCR0A / OCR0B, also known as a compare match, will clear or set the output compare signal OC0A / OC0B, to

Generates PWM waveforms. When the dead time is enabled, the dead time set (the count corresponding to the DTR0 register

Clock) will be inserted into the generated PWM waveform. The software can be turned off by clearing the COM0A / COM0B bit to zero

OC0A / OC0B waveform output, or set the corresponding trigger source, when the trigger event occurs when the hardware automatically cleared

COM0A / COM0B bits to turn off the OC0A / OC0B waveform output.

The count clock can be generated by an internal or external clock source. The clock source selection and frequency selection are determined by the TCCR0B register CS0 bits to control, see the TC0 and TC1 prescaler sections for details.

The length of the counter is 8 bits and supports bidirectional counting. The waveform generation mode is the operating mode of the counter located by TCCR0A and The WGM0 bit of the TCCR0B register is controlled. According to the different operating modes, the counter for each count clock Clkt0 is real Is cleared, plus one or minus one operation. When the count overflows, the count overflow flag TOV0 is located in the TIFR0 register Will be set. TC0 count overflow interrupt can be generated when interrupt is enabled.

The output compare unit compares the count value TCNT0 with the values of the output compare registers OCR0A and OCR0B. When TCNT0 Equal to OCR0A or OCR0B is called a compare match, the output compare flag OCF0A in the TIFR0 register or The OCF0B bit is set. TC0 output compare match interrupt can be generated when interrupt is enabled.

Note that in the PWM operating mode, the OCR0A and OCR0B registers are double buffered registers. In normal mode and

- 89 -

### Page 97

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

In CTC mode, the double buffering function is disabled. When the count reaches the maximum or minimum value, the value in the buffer register is updated synchronously To compare registers OCR0A and OCR0B. See the description of the working mode section.

The waveform generator generates and controls the output mode control according to the waveform generation mode and uses the compare match and the count overflow to generate Output compare waveform signals OC0A and OC0B. The specific way of generating is described in the working mode and register section description. Take the output ratio When the waveform signals OC0A and OC0B are output to the corresponding pins, the data direction register of the pin must also be set to Out.

The picture below shows the internal structure of TC0. TC0 contains one count clock generation unit, one 8-bit counter, two inputs A comparison unit and two waveform generation control units.





TC0 structure diagram

#### Operating mode

Timing counter 0 has four different modes of operation, including normal mode (Normal), compare match clear (CTC)

Mode, fast pulse width modulation (FPWM) mode and phase correction pulse width modulation (PCPWM) mode,

Generates the mode control bit WGM0 [2: 0] to select. The four modes are described below in detail. Because there are two independent output ratios The units are represented by "A" and "B", respectively, and the lower output "x" is used to represent the two output compare cell channels.

- 90 -

Page 98

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### Normal mode

The normal mode is the simplest mode of operation for the timer counter. The waveform generation mode control bit, WGM0 [2: 0] = 0, The maximum value of the TOP is MAX (0xFF). In this mode, the count mode is incremented by one for each count clock

After the counter reaches the TOP overflow, it returns to BOTTOM to restart. In the same value as the count value TCNT0 becomes zero

Set the timer counter overflow flag TOV0 in the clock. The TOV0 flag in this mode is like the 9th count bit, just

Will only be set to not be cleared. The overflow interrupt service routine automatically clears the TOV0 flag, which the software can use to improve it

The resolution of the counter. There is no special case in normal mode to consider, you can always write a new count value.

The waveform of the output compare signal OC0x is obtained by setting the data direction register of the OC0x pin to output. When COM0x = 1

, The OC0x signal is flipped when a compare match occurs. The frequency of the waveform in this case can be calculated using the following formula:

 $f_{\text{oc0xnormal}} = f_{\text{sys}} / (2 * N * 256)$ 

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

The output compare unit can be used to generate interrupts, but interrupts are not recommended in normal mode, which takes too much CPU time.

### CTC mode

When the WGM0 [2: 0] = 2 is set, the timer counter 0 enters the CTC mode and the maximum value of the count is OCR0A. in

In this mode, the count mode is incremented by one for each count clock. When the value of the counter TCNT0 equals TOP

The counter is cleared. OCR0A defines the maximum value of the count, that is, the resolution of the counter. This mode allows the user to be tolerant Easy control matches the frequency of the output and also simplifies the operation of the external event count.

When the counter reaches the maximum value of the count, the output compare match flag OCF0 is set and the corresponding interrupt enable is set Will be interrupted. The OCR0A register can be updated in the interrupt service routine to count the maximum value. In this mode

OCR0A does not use double buffering, the counter is updated with no prescaler or very low prescaler operation

Be careful when you are near the minimum. If the value written to OCR0A is less than the current TCNT0 value, the counter will lose one

Times match. Before the next match match occurs, the counter has to count to TOP before starting from BOTTOM

Start counting to OCR0A value. As with the normal mode, the count value returns to the BOTTOM count clock to set the TOV0 flag.

The waveform of the output compare signal OC0x is obtained by setting the data direction register of the OC0x pin to output. When COM0x = 1

, The OC0x signal is flipped when a compare match occurs. The frequency of the waveform in this case can be calculated using the following formula:

 $f_{oc0xctc} = f_{sys} / (2 * N * (1 + OCR0x))$ 

Where N represents the prescaler factor  $(1,\,8,\,64,\,256,\,or\,\,1024)$ .

As can be seen from the formula, when the set OCR0A is 0x0 and no prescaler, you can get the maximum frequency of  $f_{sys}/2$  output Waveform

#### Fast PWM mode

When setting WGM0 [2: 0] = 3 or 7, the timer counter 0 enters the fast PWM mode and can be used to generate high frequency PWM waveform, the maximum value TOP is MAX (0xFF) or OCR0x, respectively. Fast PWM mode and other PWM modes

The difference is that it is a one-way operation. The counter is incremented from the minimum value 0x00 to TOP and then back to BOTTOM to count.

When the count value TCNT0 reaches OCR0x or BOTTOM, the output compare signal OC0x is set or cleared, depending on the ratio

Compared with the output mode COM0x, see the register description for details. Due to the use of one-way operation, fast PWM mode operation

The frequency is twice the phase corrected PWM mode using bidirectional operation. High-frequency characteristics make the fast PWM mode suitable for work Rate adjustment, rectification, and DAC applications. High-frequency signals can reduce the size of external components (inductive capacitors, etc.) and drop

Low system cost.

When the count value reaches the maximum value, the timer counter overflow flag TOV0 will be set and the compare buffer value will be updated

- 91 -

## Page 99

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

To the comparison value. If the interrupt is enabled, the compare buffer OCR0x register can be updated in the interrupt service routine.

The waveform of the output compare signal OC0x is obtained by setting the data direction register of the OC0x pin to output. The frequency of the waveform The rate can be calculated using the following formula:

$$f_{oc0xfpwm} = f_{sys} / (N * (1 + TOP))$$

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

When a compare match occurs between TCNT0 and OCR0x, the waveform generator sets (clears) the OC0x signal. When TCNT0 is cleared

At zero, the waveform generator clears (sets) the OC0x signal to generate a PWM wave. Whereby the extreme value of OCR0x will be

Generates special PWM waveforms. When OCR0x is set to 0x00, the output PWM is in every (1 + TOP) count clock

There is a narrow spike. When OCR0x is set to the maximum value, the output waveform is a continuous high or low level.

### Phase correction PWM mode

When setting WGM0 [2: 0] = 1 or 5, the timer counter 0 enters the phase corrected PWM mode, the maximum value of the count

TOP is MAX (0xFF) or OCR0A, respectively. The counter is bidirectional, incremented by BOTTOM to TOP, and then again

Decrements to BOTTOM, and repeats this operation. When the count reaches TOP and BOTTOM, the counting direction is changed and the count value is TOP OF BOTTOM only stay on a count clock. The count value TCNT0 matches OCR0x during the increment or decrement process

, The output compare signal OC0x will be cleared or set, depending on the setting of the compare output mode COM0x. With one-way operation

The maximum frequency available for bi-directional operation is smaller, but its excellent symmetry is more suitable for motor control.

In phase correction PWM mode, the TOV0 flag is set when the count reaches BOTTOM. When the count reaches TOP, compare

The value of the buffer is updated to the comparison value. If the interrupt is enabled, the compare buffer OCR0x can be updated in the interrupt service routine Deposit.

The waveform of the output compare signal OC0x is obtained by setting the data direction register of the OC0x pin to output. The frequency of the waveform The rate can be calculated using the following formula:

$$f_{\text{ oc0xpcpwm}} = f_{\text{ sys}} / \left(N * TOP * 2\right)$$

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

During waveform counting, when the TCNT0 matches OCR0x, the waveform generator clears (sets) the OC0x signal. in

In the process of decrementing the count, when the TCNT0 matches OCR0x, the waveform generator sets (clears) the OC0x signal. thus

The extreme value of OCR0x produces a special PWM wave. When OCR0x is set to the maximum or minimum value, the OC0x signal will be output Keep it low or high.

In order to ensure that the output PWM wave symmetry on both sides of the minimum value, in the absence of a comparison match, there are two cases Flip OC0x signal. The first case is when the value of OCR0x changes from the maximum value 0xFF to other data. When OCR0x

Is the maximum value, the count value reaches the maximum, the output of OC0x is the same as that of the previous descending order.

Hold OC0x unchanged. The value of the new OCR0x will be updated (non-0xFF), the value of OC0x will remain

When the ascending order counts, a compare match occurs. At this point OC0x signal is not symmetrical with the minimum value, so need to TCNT0 to reach the maximum value when the flip OC0x signal, which does not occur when the comparison match the OC0x signal flip the first situation

condition. The second case is that when TCNT0 starts counting from a value higher than OCR0x, it will lose a compare match,

Thus causing the occurrence of asymmetric situations. Also need to flip OC0x signal to achieve the minimum on both sides of the symmetry.

## Dead time control

When the DTEN0 bit is set to "1", the function of inserting the dead time is enabled. The output waveform of OC0A and OC0B will be set

The channel is compared with the output generated by the waveform based on the insertion of the set dead time, the length of the time for the DTR0 register count. The number of clocks corresponding to the time value. As shown in the following figure, the dead time insertion of OCOA and OCOB is based on the comparison of channel B. Out of the waveform as a benchmark. When COMOA and COMOB are the same as "2" or "3", the waveform polarity of OCOA and the waveform polarity of OCOB.

- 92 -

# Page 100

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Similarly, when COM0A and COM0B are "2" or "3", the waveform of OC0A is opposite to the waveform of OC0B.



Figure 1 TC0 dead time control in FPWM mode

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD



Figure 2 TC0 dead time control in PCPWM mode

When the DTEN0 bit is set to "0", the function of inserting the dead time is disabled and the output waveforms of OC0A and OC0B are Output the resulting waveform.

### High speed clock mode

In high-speed clock mode, a higher frequency clock is used as the clock source for counting to produce higher speed and higher resolution

Rate of the PWM waveform. This high-frequency clock is multiplied by the output clock rc32m of the internal 32M RC oscillator

produced. Therefore, before entering the high-frequency mode, you must first enable the internal 32M RC oscillator multiplier function, that is, set TCKCSR

Register the F2XEN bit and wait for a certain period of time until the multiplier clock signal output is stable. Then, TCKCSR can be set

The TC2XSO bit enables the timer counter to enter the high-speed clock mode.

In this mode, the system clock is asynchronous to the high-speed clock, and some registers (see the TC0 register list) are In the high-speed clock domain, therefore, configure and read such registers are also asynchronous, the operation should pay attention.

There is no special requirement for non-continuous read / write operation of the register in the high-speed clock domain, and when a continuous read / write operation is performed, To wait for a system clock, follow these steps:

- 1) write register A;
- 2) wait for a system clock (NOP or operating system clock under the register);
- 3) Read or write to register A or B.
- 4) Wait for a system clock (NOP or operating system clock under register).

When reading a register in a high-speed clock domain, the registers other than TCNT0 can be read directly. When the counter is also When counting, the value of TCNT0 changes with the high-speed clock, and the counter can be paused (set CS0 to zero) and read TCNT0 The value.

- 94 -

## Page 102

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Register definition

## TC0 register list

| register | address | Defaults | description            |
|----------|---------|----------|------------------------|
| TCCR0A * | 0x44    | 0x00     | TC0 control register A |

### LGT8F88P LGT8F168P LGT8F328P

| TC0 control register B                  | 0x00 | 0x45 | TCCR0B * |
|-----------------------------------------|------|------|----------|
| TC0 count value register                | 0x00 | 0x46 | TCNT0 *  |
| TC0 output compare register A           | 0x00 | 0x47 | OCR0A *  |
| TC0 output compare register B           | 0x00 | 0x48 | OCR0B *  |
| TC0 Trigger Source Control Register     | 0x00 | 0x49 | DSX0 *   |
| TC0 dead time register                  | 0x00 | 0x4F | DTR0 *   |
| Timer counter 0 interrupt mask register | 0x00 | 0x6E | TIMSK0   |
| Timer counter 0 interrupt flag register | 0x00 | 0x35 | TIFR0    |
| TC clock control and status register    | 0x00 | 0xEC | TCKCSR   |

#### [note]

The registers with "\*" operate under the system clock and the high-speed clock domain. The registers without "\*" work only in the system clock domain under.

### TC0 control register A-TCCR0A

### TCCR0A -TC0 Control Register A

| Address: | Address: 0x44 Default: 0x00 |                                                                                                                          |                |               |                |              |             |                    |                    |             |
|----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------|---------------|----------------|--------------|-------------|--------------------|--------------------|-------------|
| D:4      | 7                           | 6                                                                                                                        | 5              | 4             | 3              | 2            | 1           | 0                  |                    |             |
| Bit      | COM0A1                      | COM0A0 COM0B1 COM0B0 DOC0B DOC0A WGM01 WGM00                                                                             |                |               |                |              |             |                    |                    |             |
| R/W      | R/W                         | R/W                                                                                                                      | R/W            | R/W           | R/W            | R/W          | R/W         | R/W                |                    |             |
|          |                             |                                                                                                                          |                |               |                |              |             |                    |                    |             |
| Bit      | Name                        | description                                                                                                              |                |               |                |              |             |                    |                    |             |
|          |                             | TC0 Compar                                                                                                               | e Match A O    | itput Mode (  | Control High   |              |             |                    |                    |             |
|          |                             | COM0A1 an                                                                                                                | d COM0A0 to    | ogether const | titute the con | npare outpu  | t mode con  | trol COM0A [1: 0]  | ], with            |             |
| 7        | COM0A1                      | To control the OC0A output waveform. If bit 1 or bit 2 of COM0A is set,                                                  |                |               |                |              |             |                    |                    |             |
| ,        | COMOAT                      | The output compare waveform occupies the OC0A pin, but the pin's data direction register                                 |                |               |                |              |             |                    |                    |             |
|          |                             | Must be set to output this waveform. In different operating modes, COM0A is the output ratio                             |                |               |                |              |             |                    |                    |             |
|          |                             | The control of                                                                                                           | of the wavefor | m is also dif | ferent, see th | e specific c | omparison   | of the output mode | e control table de | escription. |
|          |                             | TC0 compare                                                                                                              | e match A out  | put mode co   | ntrol low.     |              |             |                    |                    |             |
|          |                             | COM0A0 and COM0A1 together make up compare output mode control COM0A [1: 0], with                                        |                |               |                |              |             |                    |                    |             |
| 6        | COM0A0                      | To control the OC0A output waveform. If bit 1 or bit 2 of COM0A is set,                                                  |                |               |                |              |             |                    |                    |             |
| U        | COMOAO                      | The output compare waveform occupies the OC0A pin, but the pin's data direction register                                 |                |               |                |              |             |                    |                    |             |
|          |                             | Must be set to output this waveform. In different operating modes, COM0A is the output ratio                             |                |               |                |              |             |                    |                    |             |
|          |                             | The control of the waveform is also different, see the specific comparison of the output mode control table description. |                |               |                |              |             |                    |                    |             |
|          |                             | TC0 compare                                                                                                              | e match B out  | put mode co   | ntrol high.    |              |             |                    |                    |             |
| 5        | COM0B1                      | COM0B1 an                                                                                                                | d COM0B0 to    | gether const  | itute the con  | nparison out | tput mode c | ontrol COM0B [1:   | : 0], with         |             |
|          |                             | To control th                                                                                                            | e OC0B outpo   | ıt waveform.  | If bit 1 or 2  | of COM0B     | is set,     |                    |                    |             |

- 95 -

## Page 103

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The output compare waveform occupies the OC0B pin, but the pin's data direction register Must be set to output this waveform. In different operating modes, COM0B is the output ratio The control of the waveform is also different, see the specific comparison of the output mode control table description. TC0 compare match B output mode control low. COM0B0 and COM0B1 together constitute the comparison output mode control COM0B [1: 0], with To control the OC0B output waveform. If bit 1 or 2 of COM0B is set, COM0B0 The output compare waveform occupies the OC0B pin, but the pin's data direction register Must be set to output this waveform. In different operating modes, COM0B is the output ratio The control of the waveform is also different, see the specific comparison of the output mode control table description. TC0 OFF Output Compare Enable Control High. When the set value of the DOC0B bit is set to "1", the trigger source turns off the output compare signal OC0B DOC0B can. When a trigger event occurs, the hardware automatically turns off the OC0B's waveform output. When the set value of the DOC0B bit is set to "0", the trigger source turns off the output compare signal OC0B only. When a trigger event occurs, the OC0B's waveform output is not turned off. TC0 OFF Output Compare Enable Control Low.

|   |       | When the set value of the DOC0A bit is set to "1", the trigger source turns off the output compare signal OC0A $$ |
|---|-------|-------------------------------------------------------------------------------------------------------------------|
| 2 | DOC0A | can. When a trigger event occurs, the hardware automatically turns off the OC0A waveform output.                  |
|   |       | When the set value of the DOC0A bit is set to "0", the trigger source turns off the output compare signal OC0A $$ |
|   |       | only. When a trigger event occurs, the OC0A waveform output is not turned off.                                    |
|   |       | TC0 waveform generation mode control center.                                                                      |
| 1 |       | WGM01 and WGM00, WGM02 together constitute the waveform generation mode control                                   |
| 1 | WGM01 | WGM0 [2: 0], control counter count mode and waveform generation mode, see waveform                                |
|   |       | Generate a pattern table description.                                                                             |
|   |       | TC0 waveform generation mode control low.                                                                         |
|   | WCMOO | WGM00 and WGM01, WGM02 together constitute the waveform generation mode control                                   |
| 0 | WGM00 | WGM0 [2: 0], control counter count mode and waveform generation mode, see waveform                                |
|   |       | Generate a pattern table description.                                                                             |

## TC0 control register B- TCCR0B

TCCR0B -TC0 Control Register B

| Address | s: 0x45                                            | Default: 0x00                                                                                                                                                                                                                                                                                                                                              |       |       |       |      |      |      |  |
|---------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|------|------|--|
| Bit     | 7                                                  | 6                                                                                                                                                                                                                                                                                                                                                          | 5     | 4     | 3     | 2    | 1    | 0    |  |
|         | FOC0A                                              | FOC0B                                                                                                                                                                                                                                                                                                                                                      | OC0AS | DTEN0 | WGM02 | CS02 | CS01 | CS00 |  |
| R/W     | W                                                  | W                                                                                                                                                                                                                                                                                                                                                          | W/R   | R/W   | R/W   | R/W  | R/W  | R/W  |  |
| Bit     | Name                                               | description TC0 Force Output Compare A control bit.                                                                                                                                                                                                                                                                                                        |       |       |       |      |      |      |  |
| 7       | FOC0A                                              | When operating in non-PWM mode, it can be written to the forced output compare bit FOC0A "1" way to produce a comparison match. Forcing the match does not set the OCF0A target  The timer will not be overloaded or cleared, but the output pin OC0A will be followed  COM0A settings corresponding to the update, just like the real match has occurred. |       |       |       |      |      |      |  |
|         |                                                    | The return value of reading FOC0A is always zero.                                                                                                                                                                                                                                                                                                          |       |       |       |      |      |      |  |
| 6       | 6 FOC0B TC0 Forces the output compare control bit. |                                                                                                                                                                                                                                                                                                                                                            |       |       |       |      |      |      |  |

- 96 -

# Page 104

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

|   |          | When operating in non-PWM mode, it can be written to the forced output compare bit FOC0B                       |
|---|----------|----------------------------------------------------------------------------------------------------------------|
|   |          | "1" way to produce a comparison match. Forcing the match does not set the OCF0B flag                           |
|   |          | The timer will not be overloaded or cleared, but the output pin OC0B will be followed                          |
|   |          | COM0B settings corresponding to the update, just like the real match has occurred.                             |
|   |          | The return value of reading FOC0B is always zero.                                                              |
|   |          | OC0A output port selection control bit. When the OC0AS bit is set to "0", OC0A is set                          |
| 5 | OC0AS    | The waveform is output from the pin PD6; when the OC0AS bit is set to "1", the waveform of OC0A is set         |
|   |          | Output from pin PE4 (valid under QFP32 package).                                                               |
|   |          | TC0 dead time enable control bit.                                                                              |
|   |          | When the DTEN0 bit is set to "1", the dead time is enabled. OC0A and OC0B are both                             |
|   |          | In the B channel comparison output generated by the waveform based on the dead time inserted into the inserted |
| 4 | DTEN0    | The dead time interval is determined by the count time corresponding to the DTR0 register. OC0A lose           |
| 7 | DILINO   | The polarity of the waveform is determined by the correspondence between COM0 and COM0B, see OC0A              |
|   |          | Insert the dead time after the waveform polarity table.                                                        |
|   |          | When setting the DTEN0 bit to "0", the dead time insertion is disabled, OC0A and OC0B are disabled             |
|   |          | The waveform is the waveform produced by the comparison output.                                                |
|   |          | TC0 waveform generation mode control high.                                                                     |
| 3 | WGM02    | WGM02 and WGM00, WGM01 together constitute the waveform generation mode control                                |
| 5 | W GIVI02 | WGM0 [2: 0], control counter count mode and waveform generation mode, see the specific wave                    |
|   |          | Form generation pattern table description.                                                                     |
| 2 | CS02     | TC0 clock selection control high.                                                                              |
| 2 |          | Used to select the clock source for timer counter 0.                                                           |
| 1 | CS01     | TC0 clock selection control bit.                                                                               |
| • |          |                                                                                                                |

CS00 Used to select the clock source for timer counter 0. TC0 clock selection control low.

Used to select the clock source for timer counter 0.

|   | CS0 [2: 0] | description                                  |
|---|------------|----------------------------------------------|
|   | 0          | No clock source, stop counting               |
|   | 1          | clk sys                                      |
| 0 | 2          | clk sys / 8, from prescaler                  |
|   | 3          | clk <sub>sys</sub> / 64, from prescaler      |
|   | 4          | clk sys / 256, from prescaler                |
|   | 5          | clk $_{sys}$ / 1024, from prescaler          |
|   | 6          | External clock T0 pin, falling edge trigger  |
|   | 7          | External clock T0 pin, rising edge triggered |

The following table shows the control of the output compare waveform for the non-PWM mode (ie, normal mode and CTC mode) system.

| COM0x [1: 0] | description                                        |
|--------------|----------------------------------------------------|
| 0            | OC0x disconnect, general-purpose IO port operation |
| 1            | Match the OC0x signal when comparing the match     |
| 2            | The OC0x signal is cleared when compare match      |
| 3            | The OC0x signal is set when compare match          |

- 97 -

## Page 105

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The following table shows the control of the output compare waveform for the compare output mode in fast PWM mode.

| COM0x [1: 0] | description                                                                                                               |
|--------------|---------------------------------------------------------------------------------------------------------------------------|
| 0            | OC0x disconnect, general-purpose IO port operation                                                                        |
| 1            | Keep it                                                                                                                   |
| 2            | The OC0x signal is cleared when the compare match is set and the OC0x signal is set when the maximum match is made        |
| 3            | The OC0x signal is set when the compare match is cleared and the OC0x signal is cleared when the maximum match is reached |

The following table shows the control of the output compare waveform for the compare output mode in phase correction mode.

| COM0x [1: 0] | description                                                                                                                        |
|--------------|------------------------------------------------------------------------------------------------------------------------------------|
| 0            | OC0x disconnect, general-purpose IO port operation                                                                                 |
| 1            | Keep it                                                                                                                            |
| 2            | The OC0x signal is cleared when the compare match is cleared in the ascending count, and the match is compared in descending order |
|              | Set the OC0x signal                                                                                                                |
| 3            | The OC0x signal is set when the compare match is set in the ascending count, and the match is compared in descending order         |
| ,            | Clear the OC0x signal                                                                                                              |

The following table shows the waveform generation mode control.

| WGM0 [2: 0] | Operating mode | TOP value | Update OCR0X moments | Set TOV0 at all times |
|-------------|----------------|-----------|----------------------|-----------------------|
| 0           | Normal         | 0xFF      | immediately          | MAX                   |
| 1           | PCPWM          | 0xFF      | TOP                  | BOTTOM                |
| 2           | CTC            | OCR0A     | immediately          | MAX                   |
| 3           | FPWM           | 0xFF      | TOP                  | MAX                   |
| 4           | Keep it        | -         | -                    | -                     |
| 5           | PCPWM          | OCR0A     | TOP                  | BOTTOM                |
| 6           | Keep it        | -         | -                    | -                     |
| 7           | FPWM           | OCR0A     | TOP                  | TOP                   |

The following table shows the polarity control of the OC0A signal output waveform when the dead time is enabled.

| Polarity Control of OCOA | A Signal Output | Waveform in Dead | Time Enabled Mode |
|--------------------------|-----------------|------------------|-------------------|
|--------------------------|-----------------|------------------|-------------------|

| DTEN0 | COM0A [1: 0] | COM0B [1: 0] | description                                                            |
|-------|--------------|--------------|------------------------------------------------------------------------|
| 0     | -            | -            | The OC0A signal polarity is controlled by the OC0A compare output mode |
| 1     | 0            | _            | OC0A disconnect, general-purpose IO port operation                     |

| 1 | 1 | - | Keep it                                                 |
|---|---|---|---------------------------------------------------------|
| 1 | 2 | 2 | The OC0A signal is the same polarity as the OC0B signal |
| 1 |   | 3 | The OC0A signal is opposite to the OC0B signal polarity |
| 1 | 2 | 2 | The OC0A signal is opposite to the OC0B signal polarity |
| 1 | 3 | 3 | The OC0A signal is the same polarity as the OC0B signal |

#### [note] :

The polarity of the OC0B signal output waveform is controlled by the OC0B compare output mode, which is the same as the unimplemented dead time mode.

- 98 -

## Page 106

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### TC0 control register C - TCCR0C

TCCR0C - TC0 control register C

| Address: | 0x49  |       |       |       | Default: 0 | x00 |       |       |
|----------|-------|-------|-------|-------|------------|-----|-------|-------|
| Bit      | 7     | 6     | 5     | 4     | 3          | 2   | 1     | 0     |
| ы        | DSX07 | DSX06 | DSX05 | DSX04 | -          | -   | DSX01 | DSX00 |
| R/W      | R/W   | R/W   | R/W   | R/W   | _          | -   | R/W   | R/W   |

### Bit Name Description

6 DSX06

5 DSX05

TC0 trigger source selection control enabled bit 7.

When the DSX07 bit is set to "1", TC1 overflows as the output signal

The trigger source for OC0A / OC0B is enabled. When the DOC0A / DOC0B bit is "1"

7 DSX07 The rising edge of the interrupt flag register bit of the selected trigger source is automatically turned off

 $OC0A \, / \, OC0B$  waveform output.

When the DSX07 bit is set to "0", TC1 overflows as the output signal

The trigger source for OC0A / OC0B is disabled.

TC0 Trigger Source Select Control Enable bit 6.

When the DSX06 bit is set to "1", TC2 overflows as the output signal

The trigger source for OC0A / OC0B is enabled. When the DOC0A / DOC0B bit is "1" The rising edge of the interrupt flag register bit of the selected trigger source is automatically turned off

OC0A / OC0B waveform output.

When the DSX06 bit is set to "0", TC2 overflows as the output signal

The trigger source for OC0A / OC0B is disabled.

TC0 Trigger Source Select Control Enable Bit 5.

When the DSX05 bit is set to "1", the pin level changes by 0 as the output compare

The trigger source for signal waveform OC0A / OC0B is enabled. When the DOC0A / DOC0B bit is "1"

, The rising edge of the interrupt flag register bit of the selected trigger source is automatically turned off

OC0A / OC0B waveform output.

When the DSX05 bit is set to "0", the pin level changes by  $\boldsymbol{0}$  as the output compare

The trigger source for signal waveform OC0A / OC0B is disabled.

TC0 trigger source selection control enabled bit 4.

When the DSX04 bit is set to "1", the external interrupt 0 is used to turn off the output compare signal The trigger source for waveform OC0A / OC0B is enabled. When the DOC0A / DOC0B bit is "1"

4 DSX04 The rising edge of the interrupt flag register bit of the selected trigger source is automatically turned off OC0A / OC0B waveform output.

When the DSX04 bit is set to "0", the external interrupt 0 is used to turn off the output compare signal

The trigger source for waveform OC0A / OC0B is disabled.

3: 2 - Keep not used

TC0 trigger source selection control enabled bit 1.

When the DSX01 bit is set to "1", the analog comparator 1 is set as the output compare signal

1 DSX01

The waveform of the waveform OC0A / OC0B is enabled. When the DOC0A / DOC0B bit is "1" , The rising edge of the interrupt flag register bit of the selected trigger source is automatically turned off OC0A / OC0B waveform output.

- 99 -

## Page 107

LGT8FX8P Series - Programming Manual 1.0.1

0 DSX00

LogicGreen Technologies Co., LTD

When the DSX01 bit is set to "0", the analog comparator 1 is used as the output compare signal The waveform of the waveform OC0A / OC0B is disabled.

TC0 Trigger Source Select Control Enable bit 0.

When the DSX00 bit is set to "1", analog comparator 0 is used as the output signal for the close output The waveform of the waveform OC0A / OC0B is enabled. When the DOC0A / DOC0B bit is "1"

, The rising edge of the interrupt flag register bit of the selected trigger source is automatically turned off OC0A/OC0B waveform output.

When setting the DSX00 bit to "0", analog comparator 0 is used as the output signal for the close output. The waveform of the waveform OC0A / OC0B is disabled.

The following table controls the selection of the trigger source for the waveform output.

Turn off the trigger source selection control of the OC0A / OC0B waveform output

| DOC0x D | SX0n = 1 | Trigger source       | description                                                               |
|---------|----------|----------------------|---------------------------------------------------------------------------|
| 0       | -        |                      | The DOC0x bit is "0" and the trigger source turns off the waveform output |
|         |          | -                    | Can be forbidden                                                          |
| 1       | 0        | Analog comparator 0  | The rising edge of ACIF0 will turn off the OC0x waveform output           |
| 1       | 1        | Analog comparator    | The rising edge of ACIF1 will turn off the OC0x waveform output           |
| 1       | 4        | External interrupt 0 | The rising edge of INTF0 will turn off the OC0x waveform output           |
| 1       | 5        | Pin level change 0   | The rising edge of PCIF0 will turn off the OC0x waveform output           |
| 1       | 6        | TC2 overflow         | The rising edge of TOV2 will turn off the OC0x waveform output            |
| 1       | 7        | TC1 overflows        | The rising edge of TOV1 will turn off the OC0x waveform output            |
|         |          |                      |                                                                           |

note:

#### TC0 count value register - TCNT0

|         |           |                                                    | TCNT0 - T | ΓC0 count v | alue registe | r   |       |     |  |  |
|---------|-----------|----------------------------------------------------|-----------|-------------|--------------|-----|-------|-----|--|--|
| Address | 0x46      |                                                    |           |             | Default: 0x  | :00 |       |     |  |  |
| Bit     | 7         | 6                                                  | 5         | 4           | 3            | 2   | 1     | 0   |  |  |
| ы       | TCNT07 TC | T07 TCNT0 TCNT0 TCNT03 TCNT03 TCNT02 TCNT01 TCNT00 |           |             |              |     |       |     |  |  |
| R/W     | R/W       | R / W                                              | R / W     | R/W         | R / W        | R/W | R / W | R/W |  |  |

Bit Name

description

TC0 count value register.

Through the TCNT0 register can be directly on the counter 8 for the count value to read and write access ask. The CPU writes to the TCNT0 register will be blocked at the next timer clock cycle

Only the compare match occurs, even if the timer has stopped. This allows initialization

7: 0 TCNT0

The value of the TCNT0 register matches the value of OCR0 without causing an interrupt.

If the value written to TCNT0 equals or bypasses the OCR0 value, the compare match is lost,

Resulting in incorrect waveform results.

The timer stops counting when the clock source is not selected, but the CPU can still access TCNT0. CPU

The write counter has a higher priority than the clear or add / subtract operation.

- 100 -

<sup>1)</sup> When DSX0n = 1 indicates that the nth bit of the DSX0 register is 1, each register bit can be set at the same time.

Page 108

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### TC0 output compare register A-OCR0A

OCR0A - TC0 Output compare register A

| Address: | 0x47      |             | Default: 0x00 |            |             |            |       |       |  |  |
|----------|-----------|-------------|---------------|------------|-------------|------------|-------|-------|--|--|
| Bit      | 7         | 6           | 5             | 4          | 3           | 2          | 1     | 0     |  |  |
| ы        | OCR0A7 OC | CR0A6 OCR0A | 5 OCR0A4 OC   | R0A3 OCR0A | 2 OCR0A1 OC | R0A0 OCR0A |       |       |  |  |
| R/W      | R / W     | R/W         | R/W           | R / W      | R / W       | R / W      | R / W | R / W |  |  |

Bit Name description

TC0 output compare register.

OCR0A contains an 8-bit data that is continuously compared with the counter value TCNT0

More The compare match can be used to generate an output compare interrupt, or to be used on the OC0A pin

Produce a waveform.

7: 0 OCR0A When using PWM mode, the OCR0A register uses a double buffered register. And ordinary work

Mode and match clear mode, double buffering is disabled. Double buffering can be updated

The OCR0A register is synchronized with the count maximum or minimum time to prevent generation

Asymmetric PWM pulses eliminate the interference pulses.

When using the double buffering function, the CPU accesses the OCR0A buffer register, which inhibits double buffering

When the CPU can access the OCR0A itself.

### TC0 Output compare register B- OCR0B

OCR0B - TC0 Output compare register B

| Address | : 0x48    |                                                                                                                                                                      |                                                                                                    |                 | Default: 0x    | 00             |                |                   |                   |                |  |  |  |
|---------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------|----------------|----------------|----------------|-------------------|-------------------|----------------|--|--|--|
| Bit     | 7         | 6                                                                                                                                                                    | 5                                                                                                  | 4               | 3              | 2              | 1              | 0                 |                   |                |  |  |  |
| Name O  | CR0B7 OCI | CR0B6 OCR0B5 OCR0B4 OCR0B3 OCR0B2 OCR0B1 OCR0B0                                                                                                                      |                                                                                                    |                 |                |                |                |                   |                   |                |  |  |  |
| R/W     | R/W       | R/W                                                                                                                                                                  | R/W                                                                                                | R/W             | R/W            | R/W            | R/W            | R/W               |                   |                |  |  |  |
| Initial | 0         | 0                                                                                                                                                                    | 0                                                                                                  | 0               | 0              | 0              | 0              | 0                 |                   |                |  |  |  |
|         |           |                                                                                                                                                                      |                                                                                                    |                 |                |                |                |                   |                   |                |  |  |  |
| Bit     | Name      |                                                                                                                                                                      |                                                                                                    |                 | description    | on             |                |                   |                   |                |  |  |  |
|         |           | TC0 Outpu                                                                                                                                                            | TC0 Output Compare B register.                                                                     |                 |                |                |                |                   |                   |                |  |  |  |
|         |           | The OCR01                                                                                                                                                            | The OCR0B contains an 8-bit data that is uninterrupted compared to the counter value TCNT0         |                 |                |                |                |                   |                   |                |  |  |  |
|         |           | More The c                                                                                                                                                           | More The compare match can be used to generate an output compare interrupt, or to use the OC0B pin |                 |                |                |                |                   |                   |                |  |  |  |
|         |           | To produce                                                                                                                                                           | a waveform                                                                                         |                 |                |                |                |                   |                   |                |  |  |  |
| 7. 0    | OCR0B     | When using                                                                                                                                                           | g PWM mod                                                                                          | e, the OCR0E    | 3 register use | s a double bu  | ffered registe | er. While the ge  | neral work        |                |  |  |  |
| 7: 0    | OCRUB     | In mode and                                                                                                                                                          | d match clea                                                                                       | r mode, the d   | ouble bufferi  | ng function is | s disabled. D  | ouble buffering   | can be done       |                |  |  |  |
|         |           | The update                                                                                                                                                           | OCR0B reg                                                                                          | ister is synchi | ronized with   | the count ma   | ximum or mi    | nimum time, th    | us preventing     |                |  |  |  |
|         |           | Only produ                                                                                                                                                           | ce an asymn                                                                                        | netric PWM p    | ulse, elimina  | ting the inter | ference pulse  | <b>:</b> .        |                   |                |  |  |  |
|         |           | When using                                                                                                                                                           | g the double                                                                                       | buffering fun   | ction, the CP  | U accesses th  | ne OCR0B bu    | ıffer register, w | hich prohibits do | uble buffering |  |  |  |
|         |           | When using the double buffering function, the CPU accesses the OCR0B buffer register, which prohibits double buffering Function when the CPU access is OCR0B itself. |                                                                                                    |                 |                |                |                |                   |                   |                |  |  |  |

- 101 -

Page 109

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

TC0 interrupt mask register - TIMSK0

TIMSK0 - TC0 interrupt mask register

Address: 0x6E Default: 0x00

| Bit      | 7   | 6            | 5            | 4             | 3              | OCÍE0B O          | CIE0A TOI      | E0 0          |                      |
|----------|-----|--------------|--------------|---------------|----------------|-------------------|----------------|---------------|----------------------|
| R/W      | -   | -            | -            | -             | -              | R/W               | R/W            | R/W           |                      |
| Bit Name |     |              |              |               | description    | n                 |                |               |                      |
| 7: 3     |     | Keep it.     |              |               |                |                   |                |               |                      |
|          |     | TC0 Output C | ompare B N   | 1atch Interr  | upt Enable l   | bit.              |                |               |                      |
|          |     | When the OCI | E0B bit is ' | 1" and the g  | global interr  | rupt is set, the  | TC0 output     | compares th   | ne B match interrupt |
| 2 OCIE0B |     | Enable. When | a compare    | match occur   | rs, that is, w | hen the OCF0      | B bit in TIF   | R0 is set, it | is interrupted       |
|          |     | produce.     |              |               |                |                   |                |               |                      |
|          |     | When the OCI | E0B bit is ' | 0", the TC0   | output con     | npare B match     | interrupt is   | disabled.     |                      |
|          |     | TC0 Output C | ompare A N   | Match Interr  | upt Enable l   | bit.              |                |               |                      |
|          |     | When the OCI | E0A bit is ' | '1" and the   | global interr  | rupt is set, the  | TC0 output     | compares th   | he A match interrupt |
| 1 OCIE0A |     | Enable. When | a compare    | match occur   | rs, that is, w | hen the OCF0      | A bit in TIF   | R0 is set, it | is interrupted       |
|          |     | produce.     |              |               |                |                   |                |               |                      |
|          |     | When the OCI | E0A bit is ' | '0", the TC0  | output con     | npare A match     | interrupt is   | disabled.     |                      |
|          |     | TC0 overflow | interrupt er | able bit.     |                |                   |                |               |                      |
| 0 TO     | IE0 | When the TOI | E0 bit is "1 | and the glo   | obal interrup  | pt is set, the To | C0 overflow    | interrupt is  | enabled. When TC0    |
| 0 10     | 120 | When an over | flow occurs  | , that is, wh | en the TOV     | 0 bit in TIFR i   | is set, an int | errupt is ger | nerated.             |
|          |     | When the TOI | E0 bit is "0 | , the TC0 c   | verflow into   | errupt is disab   | led.           |               |                      |

## TC0 Interrupt Flag Register - TIFR0

TIFR0 - TC0 interrupt flag register

|                             |      |                                                                                                       | HFRO - IC                                                                         | 0 interrupt ii | ag register  |                |                |               |                 |        |  |  |
|-----------------------------|------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------|--------------|----------------|----------------|---------------|-----------------|--------|--|--|
| Address: 0x35 Default: 0x00 |      |                                                                                                       |                                                                                   |                |              |                |                |               |                 |        |  |  |
| Di4                         | 7    | 6                                                                                                     | 5                                                                                 | 4              | 3            | 2              | 1              | 0             |                 |        |  |  |
| Bit                         | OC0A | OC0B                                                                                                  | -                                                                                 | -              | -            | OCF0B          | OCF0A          | TOV0          |                 |        |  |  |
| R/W                         | R/O  | R/O                                                                                                   | -                                                                                 | -              | -            | R/W            | R / W          | R / W         |                 |        |  |  |
|                             |      |                                                                                                       |                                                                                   |                |              |                |                |               |                 |        |  |  |
| Bit                         | Name |                                                                                                       |                                                                                   |                | description  | on             |                |               |                 |        |  |  |
|                             |      | Output com                                                                                            | Output compare waveform signal OC0A.                                              |                |              |                |                |               |                 |        |  |  |
|                             |      | Output compare waveform signal OC0A, software readable but not writable. The software can be disabled |                                                                                   |                |              |                |                |               |                 |        |  |  |
| 7                           | OC0A | The OC0A bit can be read before the OC0A signal is output to its corresponding IO pin                 |                                                                                   |                |              |                |                |               |                 |        |  |  |
| ,                           | OCUA | Value to get the polarity of the waveform signal to be output, and can be configured by COM0A         |                                                                                   |                |              |                |                |               |                 |        |  |  |
|                             |      | Bit and set t                                                                                         | Bit and set the FOC0A bit to change its polarity, to avoid the OC0A signal output |                |              |                |                |               |                 |        |  |  |
|                             |      | To its corres                                                                                         | sponding IO                                                                       | ) pin after th | e generation | n of unnecessa | ary interfere  | nce pulse.    |                 |        |  |  |
|                             |      | Output com                                                                                            | pare wavef                                                                        | orm signal C   | COB.         |                |                |               |                 |        |  |  |
| 6                           | OC0B | Output com                                                                                            | pare wavef                                                                        | orm signal C   | OC0B, softw  | are readable   | but not writa  | ble. The soft | ware can be dis | sabled |  |  |
|                             |      | The OC0B                                                                                              | bit can be r                                                                      | ead before th  | ne OC0B sig  | gnal is output | to its corresp | oonding IO pi | n               |        |  |  |
|                             |      |                                                                                                       |                                                                                   |                |              |                |                |               |                 |        |  |  |

- 102 -

# Page 110

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Value to get the polarity of the output waveform to be compared, and can be configured by COM0B Bit and set the FOC0B bit to change its polarity, to avoid the OC0B signal output To its corresponding IO pin after the generation of unnecessary interference pulse. 5:3 Keep it TC0 Output Compare B match flag. When TCNT0 is equal to OCR0B, the comparison unit gives the match signal and sets the ratio OCF0B  $Compared \ with \ the \ logo \ OCF0B. \ If \ this \ time, \ compare \ the \ output \ B \ interrupt \ enable \ OCIE0B \ to \ "1" \ and \ all$ When the interrupt flag is set, an output compare B interrupt is generated. Execute this interrupt service OCF0B will be cleared automatically during program or "1" for OCF0B bits. TC0 output compare A match flag. When TCNT0 is equal to OCR0A, the comparison unit gives the match signal and sets the bit ratio OCF0A More than OCF0A. If this time output compare A interrupt enable OCIE0A is "1" and all When the interrupt flag is set, an output compare A interrupt is generated. Execute this interrupt service OCF0A will be cleared automatically during program or "1" for OCF0A bits.

TC0 overflow flag.

When the counter overflows, set the overflow flag TOV0. If this time overflow interrupt

TOV0 If TOIE0 is set to "1" and the global interrupt flag is set, an overflow interrupt is generated. carried out TOV0 is automatically cleared when the interrupt routine is serviced, or "1" for the TOV0 bit

Clear this bit.

## DTR0 - TC0 dead time control register

DTR0 - TC0 dead time control register

|          |                              |               |               |               | _             |                |              |               |             |  |  |
|----------|------------------------------|---------------|---------------|---------------|---------------|----------------|--------------|---------------|-------------|--|--|
| Address: | 0x4F                         | Default: 0x00 |               |               |               |                |              |               |             |  |  |
| 7<br>Bit |                              | 6             | 5             | 4             | 3             | 2              | 1            | 0             |             |  |  |
| ы        | DTR07                        | DTR06         | DTR05         | DTR04         | DTR03         | DTR02          | DTR01        | DTR00         |             |  |  |
| R/W      | R/W                          | R/W           | R/W           | R/W           | R/W           | R/W            | R/W          | R/W           |             |  |  |
|          |                              |               |               |               |               |                |              |               |             |  |  |
| Bit      | Name                         |               |               |               | description   | on             |              |               |             |  |  |
|          | TC0 dead time register high. |               |               |               |               |                |              |               |             |  |  |
|          |                              | When the      | DTEN0 bit     | of the TCCF   | R0B register  | is "1", OC0A   | A and OC0B   | are compleme  | entary      |  |  |
| [7: 4] D | TR0H                         | Output, in    | sert dead tin | ne control is | enabled who   | en the dead b  | and is inser | ted on the OC | )B channel  |  |  |
|          |                              | Is determi    | ned by DTR    | OH, and the   | length of tin | ne is corresp  | onding to D  | TR0H count c  | lock        |  |  |
|          |                              | time.         |               |               |               |                |              |               |             |  |  |
|          |                              | TC0 dead      | time registe  | r is low.     |               |                |              |               |             |  |  |
|          |                              | When the      | DTEN0 bit     | of the TCCF   | R0B register  | is "1", OC0A   | A and OC0B   | are compleme  | entary      |  |  |
| [3: 0] D | TR0L                         | Output, in    | sert dead tin | ne control is | enabled who   | en the dead b  | and is inser | ted on the OC | A channel   |  |  |
|          |                              | Is determi    | ned by DTR    | OL, and the   | length of tin | ne is the time | correspond   | ing to DTR0H  | count clock |  |  |
|          |                              | between.      |               |               |               |                |              |               |             |  |  |
|          |                              |               |               |               |               |                |              |               |             |  |  |

- 103 -

## Page 111

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### TCKCSR - TC clock control and status register

TCKSCR - TC clock control and status register

| Address: | 0xEC   |            |                                                                                              |                | Default: 0x00  |                  |               |                  |               |             |  |
|----------|--------|------------|----------------------------------------------------------------------------------------------|----------------|----------------|------------------|---------------|------------------|---------------|-------------|--|
| Bit      | 7      | 6          | 5                                                                                            | 4              | 3              | 2                | 1             | 0                |               |             |  |
| Name     | -      | F2XEN TO   | C2XF1 TC2                                                                                    | 2XF0           | -              | AFCKS T          | C2XS1 TC2     | 2XS0             |               |             |  |
| R/W      | -      | R / W      | R                                                                                            | R              | -              | R / W            | R/W           | R/W              |               |             |  |
| Bit      | Name   |            |                                                                                              |                | descript       | ion              |               |                  |               |             |  |
| 7        | -      | Keep it    |                                                                                              |                |                |                  |               |                  |               |             |  |
|          |        | RC 32M m   | ultiplier ou                                                                                 | tput enable o  | control bit.   |                  |               |                  |               |             |  |
|          |        | When the F | When the F2XEN bit is set to "1", the multiplier output of the 32M RC oscillator is enabled, |                |                |                  |               |                  |               |             |  |
| 6        | F2XEN  | Output 64N | Output 64M high-speed clock.                                                                 |                |                |                  |               |                  |               |             |  |
|          |        | When the F | 2XEN bit i                                                                                   | s set to "1",  | the multipl    | ier output of    | the 32M RC    | oscillator is di | isabled,      |             |  |
|          |        | Can not ou | tput 64M h                                                                                   | igh speed clo  | ock.           |                  |               |                  |               |             |  |
| 5        | TC2XF1 | TC high sp | eed clock n                                                                                  | node flag bit  | 1.             |                  |               |                  |               |             |  |
| 3        | 102/11 | See Timer  | 1 Register I                                                                                 | Description.   |                |                  |               |                  |               |             |  |
|          |        | TC high sp | eed clock n                                                                                  | node flag 0.   |                |                  |               |                  |               |             |  |
| 4        | TC2XF0 | When read  | ing the TC2                                                                                  | XF0 bit as '   | '1", it indica | ates that the ti | imer counter  | r 0 is operating | on the high-s | speed clock |  |
|          |        | Mode, whe  | n "0", indic                                                                                 | ates that the  | timer coun     | iter 0 operates  | s in system o | clock mode.      |               |             |  |
| 3: 2     | -      | Keep it.   |                                                                                              |                |                |                  |               |                  |               |             |  |
|          |        | TC high sp | eed clock n                                                                                  | node selection | on control b   | oit 1.           |               |                  |               |             |  |

1 TC2XS1 See Timer 1 Register Description.

TC high speed clock mode selection control bit 0.

When the TC2XS0 bit is set to "1", the timer counter 0 is selected to operate on the high-speed clock

TC2XS0 mod

When the TC2XS0 bit is set to "0", the timer counter 0 is selected to operate on the system clock

mode.

- 104 -

# Page 112

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# Timer / Event Counter 1 (TMR1)

True 16-bit design allows 16-bit PWM

- 2 independent output compare units
- Double buffered output compare register
- 1 input capture unit
- Input capture noise suppressor
- The counter is automatically cleared when the match matches and is automatically loaded
- Phase-corrected PWM without interference pulse
- Variable PWM cycle
- Frequency generator
- External event counter
- 4 independent interrupt sources
- PWM that supports dead time control
- 6 selectable trigger sources automatically turn off the PWM output

High-speed, high-resolution (500KHZ @ 7BIT) PWM in high-speed clock mode

#### Overview





TC1 structure diagram

- 105 -

The hardware automatically clears the COM1A / COM1B bit to turn off the OC1A / OC1B waveform output.

### **Page 113**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

TC1 is a universal 16-bit timer counter module that supports PWM output and can accurately generate waveforms. TC1 package

Includes 1 16-bit counter, waveform generation mode control unit, 2 independent output compare units and 1 input capture list
yuan. At the same time, TC1 can be shared with TC0 10-bit prescaler, you can also use the 10-bit prescaler. Prescaler

On the system clock clkio or high speed clock rcm2x (internal 32M RC oscillator output clock re32m 2 times the frequency)

The line is divided to produce the count clock Clkt1. The waveform generation mode control unit controls the operation mode and comparison output of the counter
The generation of the waveform. Depending on the operating mode, the counter is cleared for each count clock Clkt1, plus one or minus one
operating. Clkt1 can be generated by an internal clock source or an external clock source. When the counter count value TCNT1 reaches the maximum value (etc.)
At maximum 0xFFFF or fixed value or output compare register OCR1A or input capture register ICR1, defined as TOP,
When the maximum value is MAX for the difference), the counter is cleared or decremented. When the counter counts the value TCNT1
When the minimum value (equal to 0x0000, defined as BOTTOM) is reached, the counter is incremented. When the counter counts
When the value TCNT1 reaches OCR1A or OCR1B, it is also called when the compare match is cleared or the output compare signal is set
OC1A or OC1B, to generate PWM waveforms. When the dead time is enabled, the dead time set (DTR1 register) is set
The corresponding count clock number) will be inserted into the generated PWM waveform. When the input capture function is turned on, the counter
The ICR1 register will record the count value in the trigger signal trigger cycle when the trigger is started or stopped. The software can be cleared by clearing
Except when the COM1A / COM1B bit is zero to turn off the waveform output of OC1A / OC1B, or set the corresponding trigger source.

The counting clock can be generated by an internal or external clock source. The clock source selection and frequency selection are set by the TCCR1B register. The CS1 bits of the device are controlled, as described in the TC0 and TC1 prescaler sections.

The length of the counter is 16 bits and supports bidirectional counting. The waveform generation mode is the operating mode of the counter located by TCCR1A And the WGM1 bit of the TCCR1B register. According to the different operating modes, the counter for each count clock Clkt1

To achieve zero, plus one or minus one operation. When the count overflows, the count overflow flag TOV1 is located in the TIFR1 register

Bit will be set. TC1 count overflow interrupt can be generated when interrupt is enabled.

The output compare unit compares the count value TCNT1 with the values of the output compare registers OCR1A and OCR1B. When TCNT1 Equal to OCR1A or OCR1B is called a compare match, the output comparison flag OCF1A in the TIFR1 register or The OCF1B bit is set. TC1 output compare match interrupt can be generated when interrupt is enabled.

Note that in the PWM operating mode, the OCR1A and OCR1B registers are double buffered registers. In normal mode and In CTC mode, the double buffering function is disabled. When the count reaches the maximum or minimum value, the value in the buffer register is updated synchronously To compare registers OCR1A and OCR1B. See the description of the working mode section.

The waveform generator generates and controls the output mode control according to the waveform generation mode and uses the compare match and the count overflow to generate Output the comparison waveform signals OC1A and OC1B. The specific way of generating is described in the working mode and register section description. Take the output ratio When the waveform signals OC1A and OC1B are output to the corresponding pins, the data direction register of the pin must also be set Out.

#### Operating mode

#### LGT8F88P LGT8F168P LGT8F328P

Timing counter 1 has six different modes of operation, including normal mode (Normal), compare match clear (CTC)

Mode, fast pulse width modulation (FPWM) mode, phase corrected pulse width modulation (PCPWM) mode, phase frequency

Rate correction pulse width modulation (PFCPWM) mode, and input capture (ICP) mode. The waveform is generated by the mode control bit

WGM1 [3: 0] to choose. The six modes are described in detail below. Since there are two separate output comparison units, respectively

- 106 -

#### **Page 114**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

"A" and "B", with the lowercase "x" to represent the two output compare cell channels.

#### Normal mode

The normal mode is the simplest mode of operation for the timer counter. The waveform generation mode control bit, WGM1 [3: 0] = 0,

The maximum value of the TOP is MAX (0xFFFF). In this mode, the count mode increments by one for each count clock,

When the counter reaches the TOP overflow, it returns to BOTTOM to restart. The same value as the count value TCNT1 becomes zero

Set the timer counter overflow flag TOV1 in the count clock. The TOV1 flag in this mode is like the 17th bit, only

Will only be set to not be cleared. The overflow interrupt service routine automatically clears the TOV1 flag, which the software can use to improve it

Timing counter resolution. There is no special case in normal mode to consider, you can always write a new count value.

The waveform of the output compare signal OC1x can be obtained by setting the data direction register of the OC1x pin to be output. When COM1x = 1, The OC1x signal is flipped when a compare match occurs. The frequency of the waveform in this case can be calculated using the following formula:  $f_{\text{oclanormal}} = f_{\text{sys}} / (2 * N * 65536)$ 

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

The output compare unit can be used to generate interrupts, but interrupts are not recommended in normal mode, which takes too much CPU time.

### CTC mode

When setting WGM1 [3: 0] = 4 or 12, timer counter 1 enters CTC mode. When WGM1 [3] = 0, the most count

The large value TOP is OCR1A, and when WGM1 [3] = 1, the maximum value TOP is ICR1. The following to WGM1 [3: 0] = 4 as an example

To describe the CTC mode In this mode, the count mode is incremented by one for each count clock, and when the counter value TCNT1

The counter is cleared when the value is equal to TOP. This mode allows the user to easily control the frequency of the compare match output and also simplify it

The operation of the external event count.

When the counter reaches TOP, the output compare match flag OCF1 is set and the corresponding interrupt enable is set

Off. The OCR1A register can be updated in the interrupt service routine. In this mode OCR1A does not use double buffering in

The counter should be careful when updating the maximum value to near minimum with no prescaler or very low prescaler operation. Such as

When the value of the write OCR1A is less than the current TCNT1 value, the counter will lose a compare match. In the next comparison

Before the match occurs, the counter has to count to MAX, and then count from BOTTOM to OCR1A. And ordinary

Mode, the count value returns to the count clock of 0x0 to set the TOV1 flag.

The waveform of the output compare signal OC1x can be obtained by setting the data direction register of the OC1x pin to be output. The frequency of the waveform The rate can be calculated using the following formula:

$$f_{oclxctc} = f_{sys} / (2 * N * (1 + OCR1A))$$

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

As can be seen from the formula, when the set OCR1A is 0x0 and no prescaler, you can get the maximum frequency  $f_{sys}/2$  output Waveform.

When WGM1 [3: 0] = 12 is similar to WGM1 [3: 0] = 4, it is only necessary to replace ICCR1 with OCR1A.

- 107 -

#### Page 115

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### Fast PWM mode

When the WGM1 [3: 0] = 5, 6, 7, 14 or 15 is set, the timer counter 1 enters the fast PWM mode with the largest count

 $The \ values\ TOP\ are\ 0xFF,\ 0x3FF,\ ICR1,\ or\ OCR1A,\ respectively,\ and\ can\ be\ used\ to\ generate\ high\ frequency\ PWM\ waveforms.\ fast$ 

The PWM mode differs from other PWM modes in that it is a one-way operation. The counter is returned from the BOTTOM to the TOP

To BOTTOM to count again. When the count value TCNT1 reaches TOP or BOTTOM, the output compare signal OC1x is set

Bit or clear, depending on the setting of the compare output mode COM1, see the register description for details. Due to the use of one-way operation, fast

The operating frequency of the fast PWM mode is twice the phase-corrected PWM mode using bi-directional operation. High frequency characteristics make it fast

The PWM mode is ideal for power regulation, rectification, and DAC applications. High-frequency signals can reduce external components (inductive capacitance)

Etc.), thereby reducing system cost.

When the count reaches TOP, the timer counter overflow flag TOV1 will be set and the compare buffer value will be updated to

Compare values. If the interrupt is enabled, the OCR1A register can be updated in the interrupt service routine.

The waveform of the output compare signal OC1x can be obtained by setting the data direction register of the OC1x pin to be output. The frequency of the waveform
The rate can be calculated using the following formula:

$$f_{\text{ oclxfpwm}} = f_{\text{ sys}} / (N * (1 + TOP))$$

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

When TCNT1 and OCR1x compare match, the waveform generator sets (clears) the OC1x signal. When TCNT1 is cleared At zero, the waveform generator clears (sets) the OC1x signal to generate a PWM wave. Whereby the extreme value of OCR1x will be Generates special PWM waveforms. When OCR1x is set to 0x00, the output PWM is in each (1 + TOP) count clock There is a narrow spike. When OCR1x is set to TOP, the output waveform is a continuous high or low level. Such as If OCR1A is used as TOP and COM1A = 1 is set, the output compare signal OC1A will generate a duty cycle of 50% wave.

### Phase correction PWM mode

When setting WGM0 [3: 0] = 1, 2, 3, 10 or 11, the timer counter 1 enters the phase correction PWM mode.

The maximum value of the number TOP is 0xFF, 0x1FF, 0x3FF, ICR1 or OCR1A. The counter is operated in two directions by BOTTOM

Increment to TOP, and then decrement it to BOTTOM, and repeat this operation. The count is changed when the count reaches TOP and BOTTOM

Number of directions, the count value in TOP or BOTTOM only stay a count clock. In the process of increment or decrement, the count value

When TCNT1 matches OCR1x, the output compare signal OC1x will be cleared or set, depending on the compare output mode COM1

setting. Compared with one-way operation, the maximum frequency available for bi-directional operation is small, but its excellent symmetry is more suitable for electricity Machine control.

In phase correction PWM mode, the TOV1 flag is set when the count reaches BOTTOM. When the count reaches TOP, compare

The value of the buffer is updated to the comparison value. If the interrupt is enabled, the compare buffer OCR1x can be updated in the interrupt service routine Device

The output compare signal OC1x waveform can be obtained by setting the data direction register of the OC1x pin to output. The frequency of the waveform can be Use the following formula to calculate:

$$f_{\text{ oclxcpcpwm}} = f_{\text{ sys}} / (N * TOP * 2)$$

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

- 108 -

### Page 116

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

During the up-counting process, the waveform generator clears (sets) the OC1x signal when TCNT1 matches OCR1x. in In the process of decrementing the count, when the TCNT1 matches OCR1x, the waveform generator sets (clears) the OC1x signal. thus The extreme value of OCR1x will produce a special PWM wave. When OCR1x is set to TOP or BOTTOM, OC1x signal output will be Keep it low or high. If OCR1A is used as TOP and COM1A = 1 is set, output compare signal OC1A will

Generates a PWM wave with a duty cycle of 50%.

In order to ensure that the output PWM wave symmetry on both sides of the BOTTOM, in the absence of a comparison match, there are two cases

Will flip the OC1x signal. The first case is when the value of OCR1x changes from TOP to other data. When OCR1x is

TOP, when the count value reaches TOP, the output of OC1x is the same as that of the previous descending order, that is, the OC1x

constant. The value of the new OCR1x (not TOP) is updated and the OC1x value remains until the ascending order

Count when the match occurs and flip. The OC1x signal is not centered at the minimum, so it needs to be in TCNT1

When the maximum value is reversed, the OC1x signal is flipped, which is the first case when the OC1x signal is flipped without a compare match. second

The case is that when TCNT1 starts counting from a value higher than OCR1x, it will lose a compare match, causing

The generation of asymmetric situations. Also need to flip OC1x signal to achieve the minimum on both sides of the symmetry.

#### Phase frequency correction PWM mode

When setting WGM0 [3: 0] = 8 or 9, the timer counter 1 enters the phase frequency correction PWM mode, counting the maximum

The value TOP is ICR1 or OCR1A, respectively. The counter is bidirectional, incremented by BOTTOM to TOP, and then decremented

To BOTTOM, and repeat this operation. When the count reaches TOP and BOTTOM, the counting direction is changed and the count value is TOP or

BOTTOM only stay on a count clock. In the process of increment or decrement, when the count value TCNT1 matches OCR1x,

The output compare signal OC1x will be cleared or set, depending on the setting of the compare output mode COM1. And one-way operation phase

The maximum frequency available for bi-directional operation is smaller, but its excellent symmetry is more suitable for motor control.

Phase frequency correction In PWM mode, the TOV1 flag is set when the count reaches BOTTOM, and the compare buffer

Value is updated to the comparison value, the time for updating the comparison value is the phase frequency correction PWM mode and the phase correction PWM mode is the most

Big difference. If the interrupt is enabled, the compare buffer OCR1x register can be updated in the interrupt service routine. When the CPU changes

Change the TOP value that ORC1A or ICR1 value, you must ensure that the new TOP value is not less than the TOP value already used, otherwise

The match will not happen again.

The output compare signal OC1x waveform can be obtained by setting the data direction register of the OC1x pin to output. The frequency of the waveform can be Use the following formula to calculate:

 $f_{\text{oclxcpfcpwm}} = f_{\text{sys}} / (N * TOP * 2)$ 

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

During the up-counting process, the waveform generator clears (sets) the OC1x signal when TCNT1 matches OCR1x. in

In the process of decrementing the count, when the TCNT1 matches OCR1x, the waveform generator sets (clears) the OC1x signal. thus

The extreme value of OCR1x will produce a special PWM wave. When OCR1x is set to TOP or BOTTOM, OC1x signal output will be

Keep it low or high. If OCR1A is used as TOP and COM1A = 1 is set, output compare signal OC1A will a set of the compare signal OC1A will be compared to the compared of the

Generates a PWM wave with a duty cycle of 50%.

Since the OCR1x register is updated at the BOTTOM time, the TOP value is on both sides in ascending and descending order.

Kind of symmetry waveforms where both the frequency and the phase are correct.

- 109 -

### **Page 117**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When using the fixed TOP value, it is best to use the ICR1 register as the TOP value, that is, set WGM1 [3: 0] = 8, then OCR1A

The register is only used to generate the PWM output. If you want to generate frequency changes in the PWM wave, you must change the TOP value,

OCR1A double buffering feature will be more suitable for this application.

### Enter the capture mode

The input capture is used to capture an external event and give it a time stamp to indicate when the event occurred,

The counting mode is performed, but the waveform generation mode using the ICR1 value as the count TOP value is to be removed.

Trigger signals for external events are entered by pin ICP1 and can also be implemented by analog comparator units. When pin ICP1 The logic level changes, or the analog ACO level of the analog comparator changes, and this level change is entered Capture unit is captured, the input capture is triggered, then the 16-bit count value TCNT1 data is copied to the input capture

Register ICR1, and the input capture flag ICF1 is set. If the ICIE1 bit is "1", the input capture flag will generate an input capture Interrupted.

By setting the analog compare control with the status register ACSR analog compare input capture control bit ACIC to select the input capture Trigger source ICP1 or ACO. It should be noted that changing the trigger source may cause an input capture, so changing the trigger After the source, ICF1 must be cleared once to avoid the wrong result.

The input capture signal is passed to an edge detector via an optional noise suppressor, and the control bit is selected according to the input capture ICES1 configuration, to see whether the detected edge to meet the trigger conditions. The noise suppressor is a simple digital filter, right

The input signal is sampled four times, and the output is fed to the edge detector only when the four samples are equal. Noise suppression

The controller is enabled or disabled by the ICNC1 bit of the TCCR1B register.

When the input capture function is used, the ICR1 register value should be read as early as possible when ICF1 is set, since the next time

The value of ICR1 will be updated after the capture event occurs. It is recommended to enable the input capture interrupt in any input capture mode, It is not recommended to change the count TOP value during operation.

The input capture time stamp can be used to calculate the frequency, duty cycle and other characteristics of the signal, as well as to trigger the event creation date Mind When measuring the duty cycle of an external signal, it is required to change the trigger edge after each capture. Therefore, after reading the ICR1 value, Quickly change the edge of the triggered signal.

### Dead time control

When the DTEN1 bit is set to "1", the function of inserting the dead time is enabled and the output waveform of OC1A and OC1B will be set to B

Channel comparison output generated by the waveform based on the insertion of the set dead time, the length of the time for the DTR1 register count

The number of clocks corresponding to the time value. As shown in the following figure, the dead time insertion of OC1A and OC1B is the comparison of channel B

Output waveform as a reference. When COM1A and COM1B are the same as "2" or "3", OC1A's waveform polarity and OC1B waveform pole

The COM1A and COM1B are "2" or "3", OC1A waveform and OC1B waveform polarity is opposite.

- 110 -

### Page 118

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD



Figure 3 TC1 dead time control in FPWM mode



Figure 4 TC1 dead time control in PCPWM mode

- 111 -

### **Page 119**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When the DTEN1 bit is set to "0", the function of inserting the dead time is disabled and the output waveforms of OC1A and OC1B are Output the resulting waveform.

## High speed counting mode

In high-speed clock mode, a higher frequency clock is used as the counting clock source to generate higher speed and higher

Resolution of the PWM waveform. This high-frequency clock is performed by multiplying the output clock rc32m of the internal 32M RC oscillator by 2 times

To produce. Therefore, before entering the high-frequency mode, you must first enable the internal 32M RC oscillator multiplier function, that is set

TCKCSR register of the F2XEN bit and wait for a certain period of time until the multiplier clock signal output is stable. Then, TCKCSR can be set

The TC2XS1 bit enables the timer counter to enter the high-speed clock mode.

In this mode, the system clock is asynchronous to the high-speed clock, and some registers (see the TC1 register list) are operating

In the high-speed clock domain, therefore, when configuring and reading such registers is also asynchronous, the operation should pay attention.

There is no special requirement for non-sequential read and write operations on registers in high-speed clock domains, and for continuous read and write operations. To wait for a system clock, follow these steps:

- 5) write register A;
- 6) wait for a system clock (NOP or operating system clock under the register);
- 7) Read or write to register A or B.
- 8) Wait for a system clock (NOP or register under operating system clock).

When a register is read in a high-speed clock domain, a register with a width of 8 bits can be read directly and 16 bits are read Register value (OCR1A, OCR1B, ICR1, TCNT1), the value of the lower register is read first, waiting for a system clock, Then read the value of the high register, and read the value of TCNT1, when the counter is still counting, TCNT1 Value will change with the high-speed clock, you can pause the counter (set CS1 to zero) and then read the value of TCNT1.

When reading OCR1A, OCR1B and ICR1, follow these steps:

- 1) Read OCR1AL / OCR1BL / ICR1L;
- 2) wait for a system clock (NOP);
- 3) Read OCR1AH / OCR1BH / ICR1H.

When reading TCNT1, follow these steps:

- 1) set CS1 to zero;
- 2) wait for a system clock (NOP);
- 3) read the value of TCNT1L;
- 4) wait for a system clock (NOP);

Read the value of TCNT1H.

- 112 -

## Page 120

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Register definition

|         | TC1 register                                                                                                         | r list                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | Defaults                                                                                                             | description                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0x80    | 0x00                                                                                                                 | TC1 control register A                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x81    | 0x00                                                                                                                 | TC1 control register B                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x82    | 0x00                                                                                                                 | TC1 control register C                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x83    | 0x00                                                                                                                 | TC1 Trigger Source Control Register                                                                                                                                                                                                                                                                                                                                                                                              |
| 0x84    | 0x00                                                                                                                 | TC1 count value register low byte                                                                                                                                                                                                                                                                                                                                                                                                |
| 0x85    | 0x00                                                                                                                 | TC1 count register high byte                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0x86    | 0x00                                                                                                                 | TC1 input capture register low byte                                                                                                                                                                                                                                                                                                                                                                                              |
| 0x87    | 0x00                                                                                                                 | TC1 input capture register high byte                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x88    | 0x00                                                                                                                 | TC1 Output compare register A low byte                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x89    | 0x00                                                                                                                 | TC1 Output compare register A high byte                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x8A    | 0x00                                                                                                                 | TC1 Output compare register B low byte                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x8B    | 0x00                                                                                                                 | TC1 Output compare register B high byte                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x8C    | 0x00                                                                                                                 | TC1 dead time control register                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x6F    | 0x00                                                                                                                 | The timer counter interrupts the mask register                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x36    | 0x00                                                                                                                 | Timer counter interrupt flag register                                                                                                                                                                                                                                                                                                                                                                                            |
| 0xEC    | 0x00                                                                                                                 | TC1 clock control status register                                                                                                                                                                                                                                                                                                                                                                                                |
|         | 0x80<br>0x81<br>0x82<br>0x83<br>0x84<br>0x85<br>0x86<br>0x87<br>0x88<br>0x89<br>0x8A<br>0x8B<br>0x8C<br>0x6F<br>0x36 | address         Defaults           0x80         0x00           0x81         0x00           0x82         0x00           0x83         0x00           0x84         0x00           0x85         0x00           0x86         0x00           0x87         0x00           0x88         0x00           0x89         0x00           0x8A         0x00           0x8B         0x00           0x6C         0x00           0x36         0x00 |

#### [note]

The register with "\*" operates on the system clock and the high-speed clock domain. When the register with "\*" only works on the system Under the clock domain.

## TCCR1A -TC1 control register A

# TCCR1A -TC1 control register A

| Address: | 0x80     |             |     |      | Default  | t: 0x00 |     |     |
|----------|----------|-------------|-----|------|----------|---------|-----|-----|
| D:4      | 7        | 6           | 5   | 4    | 3        | 2       | 1   | 0   |
| Bit      | COM1A1 C | В0          | -   | - WC | GM11 WGM | 10      |     |     |
| R / W    | R/W      | R/W         | R/W | R/W  | -        | -       | R/W | R/W |
| Bit Name |          | description |     |      |          |         |     |     |

Bit Name description

Compare match output A mode control high.

COM1A1 and COM1A0 form COM1A [1: 0] to control the output compare waveform OC1A. If the 1 or 2 bits of COM1A are set, the output compare waveform is occupied

COM1A1

According to OC1A pin, but the pin of the data direction register must be set high

Output this waveform. In different operating modes, COM1A controls the output compare waveform System is also different, see the specific comparison of the output mode control table description.

Compare match output A mode control low. COM1A1 and COM1A0 form COM1A [1: 0] to control the output compare waveform COM1A0

OC1A. If the 1 or 2 bits of COM1A are set, the output compare waveform is occupied According to OC1A pin, but the pin of the data direction register must be set high

- 113 -

Page 121

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Output this waveform. In different operating modes, COM1A controls the output compare waveform

System is also different, see the specific comparison of the output mode control table description.

Compare match output B mode control high.

COM1B1 and COM1B0 form COM1B [1: 0] to control the output compare waveform

OC1B. If bit 1 or bit 2 of COM1B is set, the output compare waveform is occupied

COM1B1 According to the OC1B pin, but the pin of the data direction register must be set high

Output this waveform. In different operating modes, COM1B controls the output compare waveform

System is also different, see the specific comparison of the output mode control table description.

Compare match output B mode control low.

COM1B1 and COM1B0 form COM1B [1: 0] to control the output compare waveform

OC1B. If bit 1 or bit 2 of COM1B is set, the output compare waveform is occupied

COM1B0 According to the OC1B pin, but the pin of the data direction register must be set high

Output this waveform. In different operating modes, COM1B controls the output compare waveform

System is also different, see the specific comparison of the output mode control table description.

3: 2 Keep the same

COM1v [1:0]

WGM11 waveform generation mode control sub-low.

WGM11 and WGM13, WGM12, WGM10 together constitute the waveform generation mode control

System WGM1 [3: 0], control counter count mode and waveform generation mode, specific

See waveform generation mode table description.

WGM10 waveform generation mode control the lowest bit.

WGM10 and WGM13, WGM12, WGM11 together constitute the waveform generation mode control

System WGM1 [3: 0], control counter count mode and waveform generation mode, specific

See waveform generation mode table description.

The following table shows the non-PWM mode (ie, normal mode and CTC mode), compare the output mode to the output compare waveform control.

| COMIX [1.0] | description                                   |
|-------------|-----------------------------------------------|
| 0           | OC1x disconnect, general IO port operation    |
| 1           | Compare the OC1x signal when matching         |
| 2           | The OC1x signal is cleared when compare match |
| 3           | Set OC1x signal when compare match            |

The following table shows the control of the output compare waveform for the compare output mode in fast PWM mode.

| COM1x [1: 0] | description                                                                                                            |
|--------------|------------------------------------------------------------------------------------------------------------------------|
| 0            | OC1x disconnect, general IO port operation                                                                             |
| 1            | When WGM1 is 15: The OC1A signal is flipped when compare match, OC1B is off                                            |
| 1            | When WGM1 is other value: OC1x is disconnected, general purpose IO port operation                                      |
| 2            | The OC1x signal is cleared when the compare match is set and the OC1x signal is set when the maximum match is made     |
| 3            | The OC1x signal is set when the compare match is cleared and the OC1x signal is cleared when the maximum match is made |

The following table shows the control of the output compare waveform for the compare output mode in phase correction mode.

| COM1x [1: 0] | description                                                                       |
|--------------|-----------------------------------------------------------------------------------|
| 0            | OC1x disconnect, general IO port operation                                        |
| 1            | When WGM1 is 9 or 11: OC1A signal is flipped when compare match, OC1B is off      |
| 1            | When WGM1 is other value: OC1x is disconnected, general purpose IO port operation |

- 114 -

## Page 122

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

- $\label{eq:compare} Compare the match in the ascending count to clear the OC1x signal, compare the match in descending order 2$ 
  - Bit OC1x signal
- The higher order count matches the OC1x signal, and the compare match is cleared in descending order Zero OC1x signal

## TCCR1B -TC1 control register B

TCCR1B -TC1 control register B

|        | ICCRIB - ICI control register B |                                                                                                               |                                                                                                               |                   |                 |              |               |                     |             |  |
|--------|---------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------|-----------------|--------------|---------------|---------------------|-------------|--|
| Addres | ss: 0x81                        |                                                                                                               |                                                                                                               |                   | Default: (      | 0x00         |               |                     |             |  |
| Bit    | 7                               | 6                                                                                                             | 5                                                                                                             | 4                 | 3               | 2            | 1             | 0                   |             |  |
| IC     | ICNC                            | 1 ICES1                                                                                                       | -                                                                                                             | WGM13 W           | GM12 CS12       |              | CS11          | CS10                |             |  |
| R/W    | R / W                           | / R / W                                                                                                       | -                                                                                                             | R/W               | R/W             | R/W          | R / W         | R/W                 |             |  |
| Bit Na | me                              | description                                                                                                   |                                                                                                               |                   |                 |              |               |                     |             |  |
|        |                                 | The input capt                                                                                                | ure noise                                                                                                     | suppressor ena    | ables the cont  | rol bit.     |               |                     |             |  |
|        |                                 | When the ICN                                                                                                  | C1 bit is                                                                                                     | set to "1", the i | input capture   | noise supp   | ressor is ena | abled,              |             |  |
| 7      | ICNC1                           | The input of th                                                                                               | The input of the foot ICP1 is filtered and the input signal is valid when four consecutive samples are equal, |                   |                 |              |               |                     |             |  |
| /      | ICNCI                           | This function of                                                                                              | causes the                                                                                                    | input capture     | to be delayed   | by four cl   | ock cycles.   |                     |             |  |
|        |                                 | When the ICN                                                                                                  | C1 bit is                                                                                                     | set to "0", the i | input capture   | noise supp   | ressor is dis | abled,              |             |  |
|        |                                 | The input of fo                                                                                               | The input of foot ICP1 is directly effective.                                                                 |                   |                 |              |               |                     |             |  |
|        |                                 | The input capture trigger edge selects the control bit.                                                       |                                                                                                               |                   |                 |              |               |                     |             |  |
|        |                                 | When setting the ICES1 bit to "1", the rising edge of the selected level triggers the input capture; when set |                                                                                                               |                   |                 |              |               |                     |             |  |
| 6      | ICES1                           | When the ICES1 bit is set to "0", the falling edge of the selected level triggers the input capture.          |                                                                                                               |                   |                 |              |               |                     |             |  |
|        |                                 | When an event is captured, the counter value is copied to the ICR1 register                                   |                                                                                                               |                   |                 |              |               |                     |             |  |
|        |                                 | Set the input ca                                                                                              | apture fla                                                                                                    | g ICF1. If the    | interrupt is er | nabled, an i | nput captur   | e interrupt is gen  | erated.     |  |
| 5      | -                               | Keep it.                                                                                                      |                                                                                                               |                   |                 |              |               |                     |             |  |
|        |                                 | Waveform Generation Mode Control High.                                                                        |                                                                                                               |                   |                 |              |               |                     |             |  |
| 4 WG   | M13                             | WGM13 and WGM12, WGM11, WGM10 together constitute the waveform generation mode control                        |                                                                                                               |                   |                 |              |               |                     |             |  |
|        |                                 | WGM1 [3: 0], control counter count mode and waveform generation mode, see the specific wave                   |                                                                                                               |                   |                 |              |               |                     |             |  |
|        |                                 | Form generation pattern table description.                                                                    |                                                                                                               |                   |                 |              |               |                     |             |  |
|        |                                 | Waveform gen                                                                                                  | eration m                                                                                                     | ode control tir   | nes high.       |              |               |                     |             |  |
| 3 WG   | M12                             | WGM12 and V                                                                                                   | WGM13,                                                                                                        | WGM11, WG         | M10 together    | constitute   | the wavefor   | rm generation mo    | ode control |  |
| 3 110  | JIVI 12                         | WGM1 [3: 0],                                                                                                  | control c                                                                                                     | ounter count n    | node and wav    | eform gene   | eration mod   | e, see the specific | e wave      |  |
|        |                                 | Form generation                                                                                               | on patterr                                                                                                    | table descript    | ion.            |              |               |                     |             |  |
| 2      | CS12                            | Clock select co                                                                                               | ontrol hig                                                                                                    | h. Used to sele   | ect the clock s | source for t | imer counte   | r 1.                |             |  |

Used to select the clock source for timer counter 1.

Clock select control low.

| CS1 [2: 0] | description                        |
|------------|------------------------------------|
| 0          | No clock source, stop counting     |
| 1          | clk sys                            |
| 2          | clk sys / 8, from prescaler        |
| 3          | clk sys / 64, from prescaler       |
| 4          | clk $_{sys}$ / 256, from prescaler |
| 5          | clk sys / 1024, from prescaler     |

Clock selection control bit. Used to select the clock source for timer counter 1.

- 115 -

## Page 123

LGT8FX8P Series - Programming Manual 1.0.1

CS11

CS10

LogicGreen Technologies Co., LTD

6 External clock T1 pin, falling edge trigger
7 External clock T1 pin, rising edge triggered

The following table shows the waveform generation mode control.

| WGM1 [3: 0] working mode |              | TOP value | Update the time of TC | OCR0 when the OCR0 is updated |
|--------------------------|--------------|-----------|-----------------------|-------------------------------|
| 0                        | Normal       | 0xFFFF    | immediately           | MAX                           |
| 1                        | 8 bit PCPWM  | 0x00FF    | TOP                   | BOTTOM                        |
| 2                        | 9 bit PCPWM  | 0x01FF    | TOP                   | BOTTOM                        |
| 3                        | 10 bit PCPWM | 0x03FF    | TOP                   | BOTTOM                        |
| 4                        | CTC          | OCR1A     | immediately           | MAX                           |
| 5                        | 8-bit FPWM   | 0x00FF    | BOTTOM                | TOP                           |
| 6                        | 9 bits FPWM  | 0x01FF    | BOTTOM                | TOP                           |
| 7                        | 10 bits FPWM | 0x03FF    | BOTTOM                | TOP                           |
| 8                        | PFCPWM       | ICR1      | BOTTOM                | BOTTOM                        |
| 9                        | PFCPWM       | OCR1A     | BOTTOM                | BOTTOM                        |
| 10                       | PCPWM        | ICR1      | TOP                   | BOTTOM                        |
| 11                       | PCPWM        | OCR1A     | TOP                   | BOTTOM                        |
| 12                       | CTC          | ICR1      | immediately           | MAX                           |
| 13                       | Keep it      | -         | -                     | -                             |
| 14                       | FPWM         | ICR1      | TOP                   | TOP                           |
| 15                       | FPWM         | OCR1A     | TOP                   | TOP                           |
|                          |              |           |                       |                               |

#### TCCR1C -TC1 control register C

Bit Name Description

#### TCCR1C -TC1 control register C

| Address: 0x | :82     |         |           |       | Default: | 0x00 |   |   |
|-------------|---------|---------|-----------|-------|----------|------|---|---|
| D:4         | 7       | 6       | 5         | 4     | 3        | 2    | 1 | 0 |
| Bit         | FOC1A F | OC1B DO | C1B DOC1A | DTEN1 |          | -    | - | - |
| R/W         | W       | W       | R/W       | R/W   | R/W      | -    | - | - |

Force Output Compare A.

When operating in non-PWM mode, it is possible to write "1" to the forced output compare bit FOC1A

To produce a comparison match. Forcing the match does not set the OCF1A flag, too

7 FOC1A The timer is not reloaded or cleared, but the output pin OC1A will be followed by COM1A

Set the corresponding update, just like the real match has occurred.

When working in PWM mode, write the TCCR1A register to clear it.

The return value of the read FOC1A is always zero.

6 FOC1B Force Output Compare B.

When operating in non-PWM mode, it is possible to write "1" to the forced output compare bit FOC1B To produce a comparison match. Forcing the match match does not set the OCF1B flag, too

The timer is not reloaded or cleared, but the output pin OC1B will be followed by COM1B

Set the corresponding update, just like the real match has occurred. Work in PWM mode

, Write the TCCR1A register to clear it. Read the return value of  $FOC1B\,$ 

- 116 -

## Page 124

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Straight zero.

5 DOC1B TC1 OFF Output Compare Enable Control High.

When the DOC1B bit is set to "1", the trigger source turns off the output compare signal OC1B can. When a trigger event occurs, the hardware automatically turns off the OC1B's waveform output.

When the DOC1B bit is set to "0", the trigger source turns off the output compare signal OC1B only. When a trigger event occurs, the OC1B's waveform output is not turned off.

4 DOC1A TC1 OFF Output Compare Enable Control Low.

When the DOC1A bit is set to "1", the trigger source turns off the output compare signal OC1A can. When a trigger event occurs, the hardware automatically turns off the OC1A waveform output. When the DOC1A bit is set to "0", the trigger source turns off the output compare signal OC1A only. When a trigger event occurs, the OC1A's waveform output is not turned off.

3 DTEN1 TC1 dead time enable control bit.

When the DTEN1 bit is set to "1", the dead time is enabled. OC1A and OC1B are both

In the B-channel comparison output generated by the waveform based on the insertion of the dead time, the inserted dead

The zone time interval is determined by the count time corresponding to the DTR1 register. OC1A output wave

The polarity of the shape is determined by the correspondence between COM1A and COM1B. See OC1A insertion

Dead time after the waveform polarity table shown.

When setting DTEN1 bit to "0", disable dead time insertion, OC1A and OC1B

The waveform is the waveform produced by the comparison output

2: 0 Keep it

The following table shows the polarity control of the OC1A signal output waveform when the dead time is enabled.

Polarity Control of OC1A Signal Output Waveform in Dead Time Enabled Mode

| DTEN1 | COM1A [1: 0] | COM1B [1: 0] | description                                                            |
|-------|--------------|--------------|------------------------------------------------------------------------|
| 0     | -            | -            | The OC1A signal polarity is controlled by the OC1A compare output mode |
| 1     | 0            | -            | OC1A disconnect, general IO port operation                             |
| 1     | 1            | -            | Keep it                                                                |
|       | 2            | 2            | The OC1A signal is the same polarity as the OC1B signal                |
| 1     | 2            | 3            | The OC1A signal is opposite to the polarity of the OC1B signal         |
| 1     |              | 2            | The OC1A signal is opposite to the polarity of the OC1B signal         |
|       | 3            | 3            | 3                                                                      |

#### [note]

The polarity of the OC1B signal output waveform is controlled by the OC1B compare output mode, which is the same as the unimplemented dead time mode.

#### TCCR1D -TC1 control register D

TCCR1D- TC control register D

| Address | 0x83     |           |                                                                                             |     | Default: 0 | 00x00 |             |     |  |  |
|---------|----------|-----------|---------------------------------------------------------------------------------------------|-----|------------|-------|-------------|-----|--|--|
| Bit     | 7        | 6         | 5                                                                                           | 4   | 3          | 2     | 1           | 0   |  |  |
|         | DSX17 DS | SX16 DSX1 | 5 DSX14                                                                                     |     | -          | -     | DSX11 DSX10 |     |  |  |
| R/W     | R/W      | R/W       | R/W                                                                                         | R/W | -          | -     | R/W         | R/W |  |  |
| Bit     | Name     | descripti | description                                                                                 |     |            |       |             |     |  |  |
| 7       | DSX17    | TC1 trig  | TC1 trigger source selection control enabled bit 7.                                         |     |            |       |             |     |  |  |
|         |          | When se   | When setting the DSX17 bit to "1", TC0 overflows as the output compare signal is turned off |     |            |       |             |     |  |  |

- 117 -

#### Page 125

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The trigger source for waveform OC1A / OC1B is enabled. When the DOC1A / DOC1B bit is "1"

, The rising edge of the interrupt flag register bit of the selected trigger source is automatically turned off OC1A / OC1B waveform output.

When setting the DSX17 bit to "0", TC0 overflows as the output compare signal is turned off

The trigger source for waveform OC1A / OC1B is disabled.

TC1 Trigger Source Select Control Enable bit 6.

When the DSX16 bit is set to "1", TC2 overflows as the output compare signal is turned off

The trigger source for waveform OC1A / OC1B is enabled. When the DOC1A / DOC1B bit is "1"

DSX16

, The rising edge of the interrupt flag register bit of the selected trigger source is automatically turned off OC1A / OC1B waveform output.

When the DSX16 bit is set to "0", TC2 overflows as the output compare signal is turned off

The trigger source for waveform OC1A / OC1B is disabled.

TC1 Trigger Source Select Control Enable Bit 5.

When the DSX15 bit is set to "1", the pin level changes by 1 as the output ratio is turned off

The trigger source for the signal waveform OC1A / OC1B is enabled. When DOC1A / DOC1B bit

DSX15 When "1", the rising edge of the interrupt flag register bit of the selected trigger source is automatically enabled

Turn off the OC1A / OC1B waveform output. When the DSX15 bit is set to "0", the pin level changes by 1 as the output ratio is turned off

The trigger source for the signal waveform OC1A / OC1B is disabled.

TC1 trigger source selection control enabled bit 4.

When the DSX14 bit is set to "1", the external interrupt 1 is set as the output compare signal

The waveform of the waveform OC1A / OC1B is enabled. When the DOC1A / DOC1B bit is

| 4    | DSX14 | "1", the rising edge of the interrupt flag register bit of the selected trigger source is automatically turned off |
|------|-------|--------------------------------------------------------------------------------------------------------------------|
|      |       | Closed OC1A / OC1B waveform output.                                                                                |
|      |       | When the DSX14 bit is set to "0", the external interrupt 1 is set as the output compare signal                     |
|      |       | The waveform of the waveform OC1A / OC1B is disabled.                                                              |
| 3: 2 | -     | Keep it                                                                                                            |
|      |       | TC1 Trigger Source Select Control Enable bit 1.                                                                    |
|      |       | When setting the DSX11 bit to "1", analog comparator 1 is used as the output compare for off                       |
|      |       | The trigger source for signal waveform OC1A / OC1B is enabled. When the DOC1A / DOC1B bit is                       |
| 1    | DSX11 | "1", the rising edge of the interrupt flag register bit of the selected trigger source is automatically turned off |
|      |       | Closed OC1A / OC1B waveform output.                                                                                |
|      |       | When the DSX11 bit is set to "0", analog comparator 1 is used as the output compare for off                        |
|      |       | The trigger source for signal waveform OC1A / OC1B is disabled.                                                    |
|      |       | TC1 Trigger Source Select Control Enable Bit 0.                                                                    |
|      |       | When setting the DSX10 bit to "1", analog comparator 0 is used to turn off the output compare                      |
|      |       | The trigger source for signal waveform OC1A / OC1B is enabled. When the DOC1A / DOC1B bit is                       |
| 0    | DSX10 | "1", the rising edge of the interrupt flag register bit of the selected trigger source is automatically turned off |
|      |       | Closed OC1A / OC1B waveform output.                                                                                |
|      |       | When setting the DSX10 bit to "0", analog comparator 0 is used to turn off the output compare                      |
|      |       | The trigger source for signal waveform OC1A / OC1B is disabled.                                                    |

The following table controls the selection of the trigger source for the waveform output.

Turn off the trigger source selection control for the OC1A / OC1B waveform output

- 118 -

Page 126

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

| DOC1x DS | X1n = 1 | Trigger source       | description                                                               |
|----------|---------|----------------------|---------------------------------------------------------------------------|
| 0        |         |                      | The DOC1x bit is "0" and the trigger source turns off the waveform output |
| U        | -       | -                    | Can be forbidden                                                          |
| 1        | 0       | Analog comparator 0  | The rising edge of ACIF0 will turn off the OC1x waveform output           |
| 1        | 1       | Analog comparator    | The rising edge of ACIF1 will turn off the OC1x waveform output           |
| 1        | 4       | External interrupt 1 | The rising edge of INTF1 will turn off the OC1x waveform output           |
| 1        | 5       | Pin level change     | The rising edge of PCIF1 will turn off the OC1x waveform output           |
| 1        | 6       | TC2 overflow         | The rising edge of TOV2 will turn off the OC1x waveform output            |
| 1        | 7       | TC0 overflows        | The rising edge of TOV0 will turn off the OC1x waveform output            |
| , ,      |         |                      |                                                                           |

[note] :

When DSX1n = 1 indicates that the nth bit of the DSX1 register is 1, each register bit can be set at the same time.

# TCNT1L -TC1 Count Value Register Low byte

TCNT1L -TC1 Count Value Register Low byte

| Address: 0x84                                                       |                                      | Default: 0x00                                                                                    |     |         |         |         |         |               |         |
|---------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------|-----|---------|---------|---------|---------|---------------|---------|
| Bit                                                                 | 7                                    | 6                                                                                                | 5   | 4       | 3       | 2       | 1       | 0             |         |
|                                                                     | TCNT1L7                              | TCNT1L6 TCNT1L5                                                                                  |     | TCNT1L4 | TCNT1L3 | TCNT1L2 | TCNT1L1 | TCNT1L0       |         |
| R/W                                                                 | R / W                                | R / W                                                                                            | R/W | R / W   | R / W   | R / W   | R / W   | R / W         |         |
| Bit                                                                 | Name Description                     |                                                                                                  |     |         |         |         |         |               |         |
|                                                                     | TC1 The low byte of the count value. |                                                                                                  |     |         |         |         |         |               |         |
| TCNT1H and TCNT1L are combined together to form TCNT1 through the T |                                      |                                                                                                  |     |         |         |         |         | h the TCNT1 r | egister |
|                                                                     |                                      | You can read and write directly to the 16-bit count of the counter. Read and write 16 send       |     |         |         |         |         |               |         |
|                                                                     |                                      | The register requires two operations. When writing 16-bit TCNT1, write TCNT1H first. read        |     |         |         |         |         |               |         |
| 7: 0                                                                |                                      | 16-bit TCNT1, TCNT1L should be read first.                                                       |     |         |         |         |         |               |         |
|                                                                     | TCNT1                                | The CPU writes to the TCNT1 register are blocked by the next timer clock cycle                   |     |         |         |         |         |               |         |
|                                                                     |                                      | The compare match occurs even if the timer has stopped. This allows initialization               |     |         |         |         |         |               |         |
|                                                                     |                                      | The value of the TCNT1 register matches the value of OCR1x without causing an interrupt.         |     |         |         |         |         |               |         |
|                                                                     |                                      | If the value written to TCNT1 equals or bypasses the OCR1x value, the compare match will be made |     |         |         |         |         |               |         |

Lost, resulting in incorrect waveform results. The timer stops counting when no clock source is selected, but the CPU can still access TCNT1.

The CPU write counter has a higher priority than the clear or add / subtract operation.

## TCNT1H -TC1 count register high byte

TCNT1H -TC1 count register high byte

| Address: | 0x85       |                                                                                  | Default: 0x00 |              |      |     |     |       |  |  |  |  |  |
|----------|------------|----------------------------------------------------------------------------------|---------------|--------------|------|-----|-----|-------|--|--|--|--|--|
| Bit      | 7          | 6                                                                                | 5             | 4            | 3    | 2   | 1   | 0     |  |  |  |  |  |
| Dit      | TCNT1H7 TC | NTIH6 TCNTIH5 TCNTIH4 TCNTIH3 TCNTIH2 TCNTIH1 TCNTIH0                            |               |              |      |     |     |       |  |  |  |  |  |
| R/W      | R / W      | R / W                                                                            | R / W         | R/W          | R/W  | R/W | R/W | R / W |  |  |  |  |  |
| Bit      | Name De    | scription                                                                        |               |              |      |     |     |       |  |  |  |  |  |
| 7.0      | TONTHI     | TC1 The h                                                                        | igh byte of   | the count va | lue. |     |     |       |  |  |  |  |  |
| 7: 0     | TCNT1H     | TCNT1H and TCNT1L are combined together to form TCNT1 through the TCNT1 register |               |              |      |     |     |       |  |  |  |  |  |

- 119 -

### **Page 127**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

You can read and write directly to the 16-bit count of the counter. Read and write 16 send The register requires two operations. When writing 16-bit TCNT1, write TCNT1H first. read 16-bit TCNT1, TCNT1L should be read first.

The CPU writes to the TCNT1 register are blocked by the next timer clock cycle

The compare match occurs even if the timer has stopped. This allows initialization

The value of the TCNT1 register matches the value of OCR1x without causing an interrupt.

If the value written to TCNT1 equals or bypasses the OCR1x value, the compare match will be made Lost, resulting in incorrect waveform results.

The timer stops counting when no clock source is selected, but the CPU can still access TCNT1.

The CPU write counter has a higher priority than the clear or add  $\it /$  subtract operation.

### ICR1L -TC1 input capture register low byte

ICR1L -TC1 input capture register low byte

| Address | 0x86                                                                                            |                                                                                  | Default: 0x00 |               |              |                |              |                        |  |  |  |  |
|---------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------|---------------|--------------|----------------|--------------|------------------------|--|--|--|--|
| Bit     | 7                                                                                               | 6                                                                                | 5             | 4             | 3            | 2              | 1            | 0                      |  |  |  |  |
| ы       | ICR1L6 I                                                                                        | CR1L5 ICR1                                                                       | L4 ICR1L4     | ICR1L2 IC     | R1L1 ICR1I   | L1 ICR1L1 I    | CR1L1 ICR    | 1L1                    |  |  |  |  |
| R/W     | R/W                                                                                             | R/W                                                                              | R/W           | R/W           | R/W          | R/W            | R/W          | R/W                    |  |  |  |  |
| Bit     | Name De                                                                                         | escription                                                                       |               |               |              |                |              |                        |  |  |  |  |
|         |                                                                                                 | TC1 Enter                                                                        | the low byt   | e of the capt | ure value.   |                |              |                        |  |  |  |  |
|         |                                                                                                 | ICR1H and ICR1L combine to form 16-position ICR1. Read and write 16-bit register |               |               |              |                |              |                        |  |  |  |  |
| 7: 0    | ICR1L                                                                                           | The device                                                                       | needs two     | operations.   | When writing | g 16-bit ICR   | 1, write ICR | 1H first. Read 16 bits |  |  |  |  |
| 7.0     | TOTAL                                                                                           | ICR1 shou                                                                        | ld read ICR   | 1L first. Wh  | en the input | capture is tri | iggered, the | count value TCNT1      |  |  |  |  |
|         | It will be updated to the ICR1 register. The ICR1 register can also be used to define the count |                                                                                  |               |               |              |                |              |                        |  |  |  |  |
|         | The TOP value.                                                                                  |                                                                                  |               |               |              |                |              |                        |  |  |  |  |

## ICR1H -TC1 input capture register high byte

ICR1H -TC1 input capture register high byte

| Address: | 0x87           |              | Default: 0x00 |               |               |               |               |                     |      |  |  |  |
|----------|----------------|--------------|---------------|---------------|---------------|---------------|---------------|---------------------|------|--|--|--|
| Bit      | 7              | 6            | 5             | 4             | 3             | 2             | 1             | 0                   |      |  |  |  |
| ы        | ICR1H7 IC      | CR1H6 ICR1H5 | ICR1H4 ICR    | 1H3 ICR1H2    | ICR1H1 ICR11  | H1 ICR1H1 IC  | CR1H1 ICR1H   | l ICR1H1            |      |  |  |  |
| R/W      | R/W            | R/W          | R/W           | R/W           | R/W           | R / W         | R/W           | R/W                 |      |  |  |  |
| Bit      | Name De        | escription   |               |               |               |               |               |                     |      |  |  |  |
|          |                | TC1 Enter    | the high by   | te of the cap | ture value.   |               |               |                     |      |  |  |  |
|          |                | ICR1H and    | l ICR1L co    | mbine to for  | m 16-positio  | n ICR1. Rea   | d and write   | 16-bit register     |      |  |  |  |
| 7: 0     | ICR1H          | The device   | needs two     | operations.   | When writing  | g 16-bit ICR  | 1, write ICR  | 1H first. Read 16   | bits |  |  |  |
| 7.0      | ickiii         | ICR1 shou    | ld read ICR   | 1L first. Wh  | en the input  | capture is tr | iggered, the  | count value TCN7    | ۲1   |  |  |  |
|          |                | It will be u | pdated to th  | e ICR1 regi   | ster. The ICF | R1 register c | an also be us | ed to define the co | ount |  |  |  |
|          | The TOP value. |              |               |               |               |               |               |                     |      |  |  |  |

- 120 -

# Page 128

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## OCR1AL -TC1 Output compare register A low byte

OCR1AL -TC1 Output compare register A low byte

| Address: | 0x88    |                                                                                                         |               |              |               |             |              |                  |              |  |  |  |  |
|----------|---------|---------------------------------------------------------------------------------------------------------|---------------|--------------|---------------|-------------|--------------|------------------|--------------|--|--|--|--|
| D:4      | 7       | 6                                                                                                       | 5             | 4            | 3             | 2           | 1            | 0                |              |  |  |  |  |
| Bit      | OCR1AL7 | OCR1AL6 OC                                                                                              | R1AL5 OCR1AI  | 4 OCR1AL3 O  | CR1AL2 OCR1A  | AL1 OCR1AL0 |              |                  |              |  |  |  |  |
| R/W      | R / W   | R/W                                                                                                     | R/W           | R/W          | R/W           | R/W         | R / W        | R/W              |              |  |  |  |  |
| Bit      | Name    | description                                                                                             | ı             |              |               |             |              |                  |              |  |  |  |  |
|          |         | Output the                                                                                              | lower byte    | of compare   | e register A. |             |              |                  |              |  |  |  |  |
|          |         | OCR1AL and OCR1AH combine to form 16-position OCR1A. Read and write 16                                  |               |              |               |             |              |                  |              |  |  |  |  |
|          |         | The bit register requires two operations. When writing 16-bit OCR1A, write OCR1AH first.                |               |              |               |             |              |                  |              |  |  |  |  |
|          |         | When read                                                                                               | ling 16-bit ( | OCR1A, rea   | ad OCR1AL     | first.      |              |                  |              |  |  |  |  |
|          |         | OCR1A is                                                                                                | compared      | with the cou | unter value   | TCNT1 with  | out interrup | tion. Compare    | match can be |  |  |  |  |
|          |         | To generate an output compare interrupt, or to generate a wave on the OC1A pin                          |               |              |               |             |              |                  |              |  |  |  |  |
| 7: 0 OC  | TDIAI   | shape.                                                                                                  |               |              |               |             |              |                  |              |  |  |  |  |
| 7.000    | KIAL    | When using PWM mode, the OCR1A register uses a double buffered register. and                            |               |              |               |             |              |                  |              |  |  |  |  |
|          |         | In normal                                                                                               | operation n   | ode and ma   | atch clear m  | ode, double | buffering fu | nction is disabl | led. double  |  |  |  |  |
|          |         | Buffer You can update the OCR1A register with the count maximum or minimum time                         |               |              |               |             |              |                  |              |  |  |  |  |
|          |         | Step up, thus preventing the generation of asymmetric PWM pulses, eliminating the interference pulse    |               |              |               |             |              |                  |              |  |  |  |  |
|          |         | Red                                                                                                     |               |              |               |             |              |                  |              |  |  |  |  |
|          |         | When using the double buffering function, the CPU accesses the OCR1A buffer register, which is disabled |               |              |               |             |              |                  |              |  |  |  |  |
|          |         | When the double buffering function, the CPU accesses the OCR1A itself.                                  |               |              |               |             |              |                  |              |  |  |  |  |
|          |         |                                                                                                         |               |              |               |             |              |                  |              |  |  |  |  |

## OCR1AH -TC1 Output compare register A high byte

OCR1AH -TC1 Output compare register A high byte

| Address: | 0x89    |                                                                                                         |                                               |              | Default: 0:  | x00          |               |                 |              |  |  |  |  |
|----------|---------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------|--------------|--------------|---------------|-----------------|--------------|--|--|--|--|
| Bit      | 7       | 6                                                                                                       | 5                                             | 4            | 3            | 2            | 1             | 0               |              |  |  |  |  |
| ы        | OCR1AH7 | OCR1AH6 OC                                                                                              | R1AH5 OCR1A                                   | H4 OCR1AH3 C | OCR1AH2 OCR1 | AH1 OCR1AH0  |               |                 |              |  |  |  |  |
| R/W      | R/W     | R/W                                                                                                     | R / W                                         | R / W        | R / W        | R/W          | R / W         | R / W           |              |  |  |  |  |
| Bit      | Name    | description                                                                                             | n                                             |              |              |              |               |                 |              |  |  |  |  |
|          |         | Outputs th                                                                                              | e high byte                                   | of compare   | register A.  |              |               |                 |              |  |  |  |  |
|          |         | OCR1AL and OCR1AH combine to form 16-position OCR1A. Read and write 16                                  |                                               |              |              |              |               |                 |              |  |  |  |  |
|          |         | The bit register requires two operations. When writing 16-bit OCR1A, write OCR1AH first.                |                                               |              |              |              |               |                 |              |  |  |  |  |
|          |         | When read                                                                                               | When reading 16-bit OCR1A, read OCR1AL first. |              |              |              |               |                 |              |  |  |  |  |
|          |         | OCR1A is                                                                                                | compared                                      | with the cou | unter value  | ΓCNT1 with   | out interrupt | tion. Compare   | match can be |  |  |  |  |
|          |         | To generate an output compare interrupt, or to generate a wave on the OC1A pin                          |                                               |              |              |              |               |                 |              |  |  |  |  |
| 7: 0 OC  | TRIAH   | shape.                                                                                                  |                                               |              |              |              |               |                 |              |  |  |  |  |
| 7.000    |         | When using PWM mode, the OCR1A register uses a double buffered register. and                            |                                               |              |              |              |               |                 |              |  |  |  |  |
|          |         | In normal                                                                                               | operation n                                   | ode and ma   | atch clear m | ode, double  | buffering fu  | nction is disab | led. double  |  |  |  |  |
|          |         | Buffer Yo                                                                                               | u can update                                  | e the OCR1   | A register w | ith the coun | t maximum     | or minimum ti   | ime          |  |  |  |  |
|          |         | Step up, thus preventing the generation of asymmetric PWM pulses, eliminating the interference pulse    |                                               |              |              |              |               |                 |              |  |  |  |  |
|          |         |                                                                                                         |                                               |              |              |              |               |                 |              |  |  |  |  |
|          |         | When using the double buffering function, the CPU accesses the OCR1A buffer register, which is disabled |                                               |              |              |              |               |                 |              |  |  |  |  |
|          |         | When the                                                                                                | double buff                                   | ering functi | ion, the CPU | accesses th  | e OCR1A it    | self.           |              |  |  |  |  |
|          |         |                                                                                                         |                                               |              |              |              |               |                 |              |  |  |  |  |

- 121 -

# Page 129

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## OCR1BL -TC1 Output compare register B low byte

OCR1BL -TC1 Output compare register B low byte

| Address:                                                                                | 0x8A    | Default: 0x00                                                                                         |               |                                                                                                |              |               |                |                 |         |  |  |
|-----------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------|--------------|---------------|----------------|-----------------|---------|--|--|
| Bit                                                                                     | 7       | 6                                                                                                     | 5             | 4                                                                                              | 3            | 2             | 1              | 0               |         |  |  |
| DIL                                                                                     | OCR1BL7 | OCR1BL6 OC                                                                                            | R1BL5 OCR1BI  | 4 OCR1BL3 OC                                                                                   | CR1BL2 OCR1B | L1 OCR1BL0    |                |                 |         |  |  |
| R/W                                                                                     | R/W     | R / W                                                                                                 | R / W         | R / W                                                                                          | R/W          | R / W         | R/W            | R/W             |         |  |  |
| Bit                                                                                     | Name    | description                                                                                           | ı             |                                                                                                |              |               |                |                 |         |  |  |
|                                                                                         |         | Output the                                                                                            | lower byte    | of compare                                                                                     | register B.  |               |                |                 |         |  |  |
|                                                                                         |         | OCR1BL                                                                                                | and OCR1E     | H combine                                                                                      | to form 16-  | bit OCR1B.    | Read and w     | rite 16         |         |  |  |
|                                                                                         |         | The bit reg                                                                                           | gister requir | ster requires two operations. When writing 16-bit OCR1B, write OCR1BH first.                   |              |               |                |                 |         |  |  |
|                                                                                         |         | When read                                                                                             | ling 16-bit ( | OCR1B, you                                                                                     | should read  | d OCR1BL      | first.         |                 |         |  |  |
|                                                                                         |         | OCR1B is compared with the counter value TCNT1 without interruption. Compare matches can              |               |                                                                                                |              |               |                |                 |         |  |  |
| 7: 0 OC                                                                                 | R1BL    | Used to generate an output compare interrupt, or to generate a waveform on the OC1B pin.              |               |                                                                                                |              |               |                |                 |         |  |  |
| 7.000                                                                                   |         | When usir                                                                                             | ig PWM mo     | de, the OCI                                                                                    | R1B register | uses a doub   | ole buffered i | register. And g | general |  |  |
|                                                                                         |         | In the mode of operation and match clear mode, the double buffering function is disabled. Double slow |               |                                                                                                |              |               |                |                 |         |  |  |
|                                                                                         |         | The update                                                                                            | e can update  | the OCR11                                                                                      | B register w | ith the count | t maximum o    | or minimum ti   | me      |  |  |
| To prevent the generation of asymmetric PWM pulses, eliminating the interference pulse. |         |                                                                                                       |               |                                                                                                |              |               |                |                 |         |  |  |
|                                                                                         |         | When usir                                                                                             | g the doubl   | g the double buffering function, the CPU accesses the OCR1B buffer register, which is disabled |              |               |                |                 |         |  |  |
| Buffer function when the CPU access is OCR1B itself.                                    |         |                                                                                                       |               |                                                                                                |              |               |                |                 |         |  |  |

## OCR1BH -TC1 Output compare register B high byte

OCR1BH -TC1 Output compare register B high byte

| Address: | 0x8B    |                                                                                                         |                                                          |              | Default: 0   | x00           |               |                 |              |  |  |  |  |
|----------|---------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------|--------------|---------------|---------------|-----------------|--------------|--|--|--|--|
| Bit      | 7       | 6                                                                                                       | 5                                                        | 4            | 3            | 2             | 1             | 0               |              |  |  |  |  |
| ы        | OCR1BH7 | OCR1BH6 OC                                                                                              | CR1BH5 OCR1B                                             | H4 OCR1BH3 C | OCR1BH2 OCR1 | BH1 OCR1BH0   |               |                 |              |  |  |  |  |
| R/W      | R/W     | R/W                                                                                                     | R/W                                                      | R / W        | R / W        | R / W         | R/W           | R/W             |              |  |  |  |  |
| Bit      | Name    | description                                                                                             | n                                                        |              |              |               |               |                 |              |  |  |  |  |
|          |         | Outputs th                                                                                              | e high byte                                              | of compare   | register B.  |               |               |                 |              |  |  |  |  |
|          |         | OCR1BL and OCR1BH combine to form 16-bit OCR1B. Read and write 16                                       |                                                          |              |              |               |               |                 |              |  |  |  |  |
|          |         | The bit register requires two operations. When writing 16-bit OCR1B, write OCR1BH first.                |                                                          |              |              |               |               |                 |              |  |  |  |  |
|          |         | When read                                                                                               | When reading 16-bit OCR1B, you should read OCR1BL first. |              |              |               |               |                 |              |  |  |  |  |
|          |         | OCR1B is                                                                                                | compared                                                 | with the cou | unter value  | TCNT1 with    | out interrupt | ion. Compare    | match can be |  |  |  |  |
|          |         | To generate an output compare interrupt, or to generate a wave on the OC1B pin                          |                                                          |              |              |               |               |                 |              |  |  |  |  |
| 7: 0 OC  | 'R 1 RH | shape.                                                                                                  |                                                          |              |              |               |               |                 |              |  |  |  |  |
| 7.000    | KIBII   | When using PWM mode, the OCR1B register uses a double buffered register. and                            |                                                          |              |              |               |               |                 |              |  |  |  |  |
|          |         | In normal                                                                                               | operation n                                              | node and ma  | atch clear m | ode, double   | buffering fu  | nction is disab | led. double  |  |  |  |  |
|          |         | Buffer Yo                                                                                               | u can updat                                              | e the OCR1   | B register w | vith the coun | t maximum     | or minimum ti   | me           |  |  |  |  |
|          |         | Step up, thus preventing the generation of asymmetric PWM pulses, eliminating the interference pulse    |                                                          |              |              |               |               |                 |              |  |  |  |  |
|          |         | Red                                                                                                     |                                                          |              |              |               |               |                 |              |  |  |  |  |
|          |         | When using the double buffering function, the CPU accesses the OCR1B buffer register, which is disabled |                                                          |              |              |               |               |                 |              |  |  |  |  |
|          |         | When the double buffering function, the CPU accesses the OCR1B itself.                                  |                                                          |              |              |               |               |                 |              |  |  |  |  |
|          |         |                                                                                                         |                                                          |              |              |               |               |                 |              |  |  |  |  |

- 122 -

## Page 130

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

TIMSK1 - TC1 interrupt mask register

| Address: ( | 0x6F   | Default: 0x00 |                  |            |                |                   |                |                    |                      |  |  |  |
|------------|--------|---------------|------------------|------------|----------------|-------------------|----------------|--------------------|----------------------|--|--|--|
| Bit        | 7      | 6             | 5                | 4          | 3              | 2                 | 1              | 0                  |                      |  |  |  |
| ы          | -      | -             | TICIE1           | -          | -              | OCIE1A C          | OCIE1B TO      | IE1                |                      |  |  |  |
| R/W        | -      | -             | R/W              | -          | -              | R/W               | R/W            | R/W                |                      |  |  |  |
| Bit        | Name   |               |                  |            | descrip        | tion              |                |                    |                      |  |  |  |
| 7: 6       | -      | Keep it.      |                  |            |                |                   |                |                    |                      |  |  |  |
|            |        | TC1 inpu      | it capture inter | rupt enabl | e bit.         |                   |                |                    |                      |  |  |  |
|            |        | When the      | e ICIE1 bit is " | 1" and the | global inte    | errupt is set, th | ne TC1 inpu    | t capture interru  | pt is enabled        |  |  |  |
| 5          | TICIE1 | can. Who      | en the input cap | ture trigg | er, that is, T | TIFR1 ICF1 fl     | ag is set to i | interrupt the hair | r                    |  |  |  |
|            |        | Health        |                  |            |                |                   |                |                    |                      |  |  |  |
|            |        | When the      | e ICIE1 bit is " | 0", the TC | 1 input cap    | ture interrupt    | is disabled.   |                    |                      |  |  |  |
| 4: 3       | -      | Keep it.      |                  |            |                |                   |                |                    |                      |  |  |  |
|            |        | TC1 Out       | put Compare E    | Match In   | iterrupt Ena   | ble bit.          |                |                    |                      |  |  |  |
|            |        | When the      | e OCIE1B bit i   | s "1" and  | the global i   | nterrupt is set   | , the TC1 or   | utput compares t   | the B match          |  |  |  |
| 2          | OCIE1B | Disable 6     | enable. When a   | compare    | match occu     | ırs, that is, wh  | en the OCF     | 1B bit in TIFR i   | is set,              |  |  |  |
|            |        | Interrupt     | generated.       |            |                |                   |                |                    |                      |  |  |  |
|            |        |               | e OCIE1B bit i   |            | •              | •                 | natch interru  | pt is disabled.    |                      |  |  |  |
|            |        |               | put Compare A    |            |                |                   |                |                    |                      |  |  |  |
|            |        |               |                  |            | Č              |                   | ·              | utput compares t   |                      |  |  |  |
| 1          | OCIE1A |               |                  | compare    | match occu     | ırs, that is, wh  | en the OCF     | 1A bit in TIFR i   | is set,              |  |  |  |
|            |        |               | generated.       |            |                |                   |                |                    |                      |  |  |  |
|            |        |               |                  |            |                | t compare A n     | natch interru  | ıpt is disabled.   |                      |  |  |  |
|            |        |               | rflow interrupt  |            |                |                   |                |                    |                      |  |  |  |
| 0          | TOIE1  |               |                  |            | U              | 1 ,               |                |                    | is enabled. When TC1 |  |  |  |
|            |        |               |                  |            |                |                   |                | n interrupt is ge  | nerated.             |  |  |  |
|            |        | when the      | e TOIE1 bit is   | o, the T   | CI overflov    | v interrupt is c  | iisabled.      |                    |                      |  |  |  |

### TIFR1 - TC1 interrupt flag register

TIFR1 - TC1 interrupt flag register

| Address | : 0x36                                                                                                                                                                        |               |                 |            |                 |               |               |                  |               |  |  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|------------|-----------------|---------------|---------------|------------------|---------------|--|--|
| Bit     | 7                                                                                                                                                                             | 6             | 5               | 4          | 3               | 2             | 1             | 0                |               |  |  |
| DIL     | -                                                                                                                                                                             | -             | ICF1            | -          | -               | OCF1B O       | CF1A TOV      | 1                |               |  |  |
| R/W     | -                                                                                                                                                                             | -             | R/W             | -          | -               | R/W           | R/W           | R/W              |               |  |  |
| Bit Nan | ne                                                                                                                                                                            |               |                 |            | description     | 1             |               |                  |               |  |  |
| 7: 6    | -                                                                                                                                                                             | Keep it.      |                 |            |                 |               |               |                  |               |  |  |
|         |                                                                                                                                                                               | Enter the cap | ture flag.      |            |                 |               |               |                  |               |  |  |
| 5       | The ICF1 flag is set when an input capture event occurs. When ICR1 is used as a count TOP value, and the count value reaches the TOP value, the ICF1 flag is set. If ICIE1 is |               |                 |            |                 |               |               |                  |               |  |  |
|         |                                                                                                                                                                               | "1" and the g | lobal interrupt | flag is se | et, an input ca | pture interru | pt is generat | ed. Perform this | break service |  |  |

- 123 -

### Page 131

LGT8FX8P Series - Programming Manual 1.0.1

 $Logic Green\ Technologies\ Co.,\ LTD$ 

ICF1 will be cleared automatically when the program is programmed, or it can be cleared by writing "1" to the ICF1 bit.

4: 3 - Keep it.

Output Compare B match flag.

When TCNT1 is equal to OCR1B, the comparison unit gives the match signal and sets the compare

Logo OCF1B. If the output compare interrupt is enabled, OCIE1B is "1" and the global interrupt is enabled

Flag is set, an output compare interrupt is generated. OCF1B is executed when this interrupt service routine is executed

This bit can also be cleared by clearing it automatically or by writing "1" to the OCF1B bit.

Output Compare A match flag.

When TCNT1 is equal to OCR1A, the comparison unit gives the match signal and sets the comparison

Logo OCF1A. If the output compare interrupt is enabled, OCIE1A is "1" and the global interrupt is enabled

Flag is set, an output compare interrupt is generated. OCF1A is executed when this interrupt service routine is executed

This bit can also be cleared by clearing it automatically or by writing "1" to the OCF1A bit.

Overflow flag. When the counter overflows, set the overflow flag TOV1. If the overflow interrupt is enabled at this time

TOV1 When TOIE1 is "1" and the global interrupt flag is set, an overflow interrupt is generated. Perform this

TOV1 will be cleared automatically when the service routine is serviced, or "1" for TOV1 bits can also be cleared.

## DTR1L -TC1 dead time register low byte

DTR1 -TC1 dead time register

| Address: | 0x8C  |             | Default: 0x00 |              |              |            |              |                 |      |  |  |
|----------|-------|-------------|---------------|--------------|--------------|------------|--------------|-----------------|------|--|--|
| D'       | 7     | 6           | 5             | 4            | 3            | 2          | 1            | 0               |      |  |  |
| Bit      |       |             |               | DTI          | R1L          |            |              |                 |      |  |  |
| R/W      | R/W   | R/W         | R/W           | R/W          | R/W          | R/W        | R/W          | R/W             |      |  |  |
| Bit      | Name  | description | on            |              |              |            |              |                 |      |  |  |
|          |       | Dead tim    | e register hi | gh byte.     |              |            |              |                 |      |  |  |
| 7: 0     | DTR1L | When the    | DTEN1 bit     | is high, OC  | 1A and OC1   | B are comp | lementary or | utputs, OC1A ou | tput |  |  |
|          |       | The dead    | time of the   | insertion is | determined b | y the DTR1 | L count cloc | k.              |      |  |  |

#### DTR1H -TC1 dead time register high byte

DTR1H -TC1 dead time register high byte

| Address:                                                               | 0x8D  |             | Default: 0x00                                                                    |                             |     |     |     |     |  |  |  |  |
|------------------------------------------------------------------------|-------|-------------|----------------------------------------------------------------------------------|-----------------------------|-----|-----|-----|-----|--|--|--|--|
| Bit                                                                    | 7     | 6           | 5                                                                                | 4                           | 3   | 2   | 1   | 0   |  |  |  |  |
| ы                                                                      |       |             |                                                                                  | DTR1H W R/W R/W R/W R/W R/W |     |     |     |     |  |  |  |  |
| R/W                                                                    | R/W   | R/W         | R/W                                                                              | R/W                         | R/W | R/W | R/W | R/W |  |  |  |  |
| Bit                                                                    | Name  | description | on                                                                               |                             |     |     |     |     |  |  |  |  |
|                                                                        |       | Dead time   | e register hi                                                                    | gh byte.                    |     |     |     |     |  |  |  |  |
| 7: 0                                                                   | DTR1H | When the    | When the DTEN1 bit is high, OC1A and OC1B are complementary outputs, OC1B output |                             |     |     |     |     |  |  |  |  |
| The dead time of the insertion is determined by the DTR1H count clock. |       |             |                                                                                  |                             |     |     |     |     |  |  |  |  |

- 124 -

## Page 132

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### TCKCSR -TC clock control status register

TCKCSR -TC clock control status register

|         | TCKCSR - TC clock control status register                                                         |             |               |               |               |                |                |                   |                 |           |  |  |  |
|---------|---------------------------------------------------------------------------------------------------|-------------|---------------|---------------|---------------|----------------|----------------|-------------------|-----------------|-----------|--|--|--|
| Address | 0xEC                                                                                              |             |               |               | Default: 0    | 0x00           |                |                   |                 |           |  |  |  |
| D'4     | 7                                                                                                 | 6           | 5             | 4             | 3             | 2              | 1              | 0                 |                 |           |  |  |  |
| Bit     | -                                                                                                 | F2XEN       | TC2XF1 To     | C2XF0         | -             | AFCKS          | TC2XS1 TC      | C2XS0             |                 |           |  |  |  |
| R/W     | -                                                                                                 | R/W         | R/O           | R/O           | -             | R/W            | R/W            | R/W               |                 |           |  |  |  |
| Bit     | Name De                                                                                           | scription   |               |               |               |                |                |                   |                 |           |  |  |  |
| 7       | -                                                                                                 | Keep it     |               |               |               |                |                |                   |                 |           |  |  |  |
|         | RC 32M multiplier output enable control bit                                                       |             |               |               |               |                |                |                   |                 |           |  |  |  |
|         |                                                                                                   | When the    | F2XEN bit     | s set to "1", | the multipli  | er output of   | the 32M RC     | oscillator is en  | abled,          |           |  |  |  |
| 6       | F2XEN                                                                                             | Output 64   | M high-spee   | d clock       |               |                |                |                   |                 |           |  |  |  |
|         |                                                                                                   | When the    | F2XEN bit     | s set to "1", | the multipli  | er output of   | the 32M RC     | oscillator is di  | sabled,         |           |  |  |  |
|         |                                                                                                   | Can not o   | utput 64M h   | gh speed clo  | ock           |                |                |                   |                 |           |  |  |  |
|         |                                                                                                   | TC high s   | peed clock n  | node flag bit | 1             |                |                |                   |                 |           |  |  |  |
| 5       | TC2XF1                                                                                            | When the    | TC2XF1 bit    | is read as "1 | ", it indicat | es that the ti | mer counter    | 1 is operating of | on the high-spe | eed clock |  |  |  |
|         |                                                                                                   | Mode, wh    | en "0", indic | ates that the | timer coun    | ter 1 is opera | ting in system | m clock mode      |                 |           |  |  |  |
| 4       | TC2XF0 T                                                                                          | ΓC High Spe | eed Clock M   | ode Flag Bit  | 0, Reference  | e Timer Cou    | ınter 0 Regis  | ter Description   | 1               |           |  |  |  |
| 3: 2    | -                                                                                                 | Keep it     |               |               |               |                |                |                   |                 |           |  |  |  |
|         | TC high speed clock mode selection control bit 1                                                  |             |               |               |               |                |                |                   |                 |           |  |  |  |
|         | When setting the TC2XS1 bit to "1", select the timer counter 1 to operate on the high-speed clock |             |               |               |               |                |                |                   |                 |           |  |  |  |

TC2XS1 mode

When the TC2XS1 bit is set to "0", the timer counter 1 is selected to operate on the system clock mode

TC2XS0 TC High Speed Clock Mode Select Control Bit 0, Reference Timer Counter 0 Register Description

- 125 -

## Page 133

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## TMR0 / 1/3 prescaler

- 3 10-bit prescaler
- TC0, TC1 and TC3 multiplexed prescaler CPS310 in multiplexed mode
- independent mode TC0 exclusive prescaler CPS310, TC1 exclusive prescaler CPS1, TC3 exclusive pre-divider
   Frequency controller CPS3
- Support software reset

### Overview

In multiplexed mode (PSS1 = 0 and PSS3 = 0), TC0, TC1 and TC3 share a 10-bit prescaler CPS310, But they have different frequency settings.

In single mode (PSS1 = 1 and PSS3 = 0), TC1 independently uses a 10-bit prescaler CPS1, TC0 and TC3 Share a 10-bit prescaler CPS310, but they have different frequency settings.

In single mode (PSS1 = 0 and PSS3 = 1), TC3 independently uses a 10-bit prescaler CPS3, TC0 and TC1 Share a 10-bit prescaler CPS310, but they have different frequency settings.

In standalone mode (PSS1 = 1 and PSS3 = 1), TC0 independently uses a 10-bit prescaler CPS310, TC1 Standby using a 10-bit prescaler CPS1, TC3 independently uses the prescaler CPS3.

The following description is used for TC0, TC1 and TC3, where n represents 0, 1 or 3.



TC0 / TC1 / TC3 Prescaler structure

#### Internal clock source

When setting CSn [2: 0] = 1, timer 3 can only be driven by the system clock clkio, timer counter 0 or 1 can be directly Driven by the system clock clkio or the high-speed clock rcm2x (2 times the internal 32M RC oscillator output clock). Prescaler Device can output four different clock frequencies, namely clkio / 8, clkio / 64, clkio / 256 and clkio / 1024.

- 126 -

### Page 134

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### The divider is reset

### Multiplexing mode

When setting PSS1 bit to "0" and PSS3 bit is "0", TC0, TC1 and TC3 share a prescaler CPS310.

The prescaler is run independently and its operation is independent of TC's clock selection logic, and it consists of TC0, TC1 and TC3. enjoy. The status of the prescaler has an effect on the application of the frequency divider due to the influence of clock selection control. When set When the timer is enabled and the output of the prescaler is selected as the count clock source (6> CSn [2: 0]> 1), the effect is generated. From the timer enable to the first count may take 1 to N + 1 system clock, where N is the prescaler factor (8, 64.256 or 1024).

It is possible to synchronize the timer and program operation by resetting the prescaler. But it must be noted that another timer is If you are using this prescaler, resetting the prescaler will affect all timers connected to it.

#### Single mode

When the PSS1 bit is set to "1", TC1 independently uses the prescaler CPS1, the prescaler reset is controlled by the PSR1 bit system. The respective reset works independently and does not affect other prescalers.

When the PSS3 bit is set to "1", the TC3 independently uses the prescaler CPS3. The prescaler reset is controlled by the PSR3 bit system. The respective reset works independently and does not affect other prescalers.

When the PSS1 bit is set to "1" and the PSS3 bit is "1", TC0 independently uses the prescaler CPS310, the prescaler Bit by the PSRSYNC bit to control, TC1 independent use of prescaler CPS1, TC3 independent use of prescaler CPS3, the Since the reset function alone does not affect other prescalers.

### External clock source

The external clock source provided by the T0 / T1 / T3 pin can be used as the count clock source. The signal on the T0 / T1 / T3 pin is the same Step logic and edge detector as the clock source for the counter. Each rising edge (CSn [2: 0] = 7) or falling edge (CSn [2: 0] = 6) will produce a count pulse. The external clock source is not fed into the prescaler.

Due to the presence of pin synchronization and edge detection circuitry, the change in T0 / T1 / T3 level requires a delay of 2.5 to 3.5 The system clock can cause the counter to be updated.

Disable or enable clock input must be held at T0/T1/T3 at least one system clock cycle is required before There is a possibility that an error count clock pulse is generated.

To ensure proper sampling, the external clock pulse width must be greater than one system clock cycle, with a duty cycle of 50% The external clock frequency must be less than half the system clock frequency. Due to the error of the oscillator itself brings the system clock frequency And the difference in duty cycle, it is recommended that the maximum frequency of the external clock should not be greater than  $f_{sys}/2.5$ .

- 127 -

## Page 135

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Register definition

### GTCCR - General Timing Counter Control Register

GTCCR - General Timing Counter Control Register

|         |                                                        | G                                                                                                          | ICCR - Gene                                                                                               | rai Timing C     | ounter Cont     | roi Register    |                |                   |             |  |  |  |
|---------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------|-----------------|-----------------|----------------|-------------------|-------------|--|--|--|
| Address | : 0x43                                                 |                                                                                                            |                                                                                                           |                  | Defaul          | t: 0x00         |                |                   |             |  |  |  |
| Bit     | 7                                                      | 6                                                                                                          | 5                                                                                                         | 4                | 3               | 2               | 1              | 0                 |             |  |  |  |
| ы       | TSM                                                    | -                                                                                                          | -                                                                                                         | -                | -               | -               | PSRASY P       | SRSYNC            |             |  |  |  |
| R/W     | R/W                                                    | -                                                                                                          | -                                                                                                         | -                | -               | -               | W              | W                 |             |  |  |  |
| Bit     | Name                                                   | descriptio                                                                                                 | n                                                                                                         |                  |                 |                 |                |                   |             |  |  |  |
|         |                                                        | Timer counter synchronization mode control bits.                                                           |                                                                                                           |                  |                 |                 |                |                   |             |  |  |  |
|         |                                                        | When sett                                                                                                  | When setting the TSM bit to "1", it is the timer counter synchronization mode. In synchronous mode, write |                  |                 |                 |                |                   |             |  |  |  |
| 7       | TSM                                                    | The value of the PSRASY bit and the PSRSYNC bit is held so that the corresponding prescaler is always held |                                                                                                           |                  |                 |                 |                |                   |             |  |  |  |
| ,       |                                                        | Reset. This ensures that the corresponding timer counter is aborted and configured to the same value.      |                                                                                                           |                  |                 |                 |                |                   |             |  |  |  |
|         |                                                        | When the TSM bit is set to "0", the values of the PSRASY bit and the PSRSYNC bit are cleared by hardware   |                                                                                                           |                  |                 |                 |                |                   |             |  |  |  |
|         | Zero, and the timer counter starts working at the same |                                                                                                            |                                                                                                           |                  |                 |                 |                |                   |             |  |  |  |
| 6: 2    | -                                                      | Keep it.                                                                                                   | Keep it.                                                                                                  |                  |                 |                 |                |                   |             |  |  |  |
| 1       | PSRASY S                                               | See Timer To                                                                                               | C2 Register I                                                                                             | Description.     |                 |                 |                |                   |             |  |  |  |
| 0       | PSRSYNC                                                | prescaler Cl                                                                                               | PS310 reset c                                                                                             | ontrol bit.      |                 |                 |                |                   |             |  |  |  |
|         |                                                        | When the                                                                                                   | PSRSYNC b                                                                                                 | oit is set to "  | l", the presca  | aler CPS310     | will be reset. | When TSM          |             |  |  |  |
|         |                                                        | Bit is not                                                                                                 | set, the hardy                                                                                            | vare clears th   | ne PSRSYNO      | C bit after res | set.           |                   |             |  |  |  |
|         |                                                        | When the                                                                                                   | PSRSYNC b                                                                                                 | oit is set to "( | 0", the setting | g is invalid.   |                |                   |             |  |  |  |
|         |                                                        | In multipl                                                                                                 | exed mode, t                                                                                              | he TC0 / TC      | 1 / TC3 shar    | ed prescaler,   | the reset will | affect these thre | ee settings |  |  |  |
|         | Timers.                                                |                                                                                                            |                                                                                                           |                  |                 |                 |                |                   |             |  |  |  |

### PSSR - Prescaler Select Register

PSSR - Prescaler Select Register

In standalone mode, reset will only affect TC0. The value of reading this bit will always be "0".

| Address: 0xE2 |      |                                                                                      |                                                                         |                | Defau        | lt: 0x00    |               |              |  |  |  |
|---------------|------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------|--------------|-------------|---------------|--------------|--|--|--|
| Bit           | 7    | 6                                                                                    | 5                                                                       | 4              | 3            | 2           | 1             | 0            |  |  |  |
| ы             | PSS1 | PSS3                                                                                 | -                                                                       | -              | -            | -           | PSR3          | PSR1         |  |  |  |
| R/W           | R/W  | R/W                                                                                  | -                                                                       | -              | -            | -           | R/W           | R/W          |  |  |  |
| Bit           | Name | description                                                                          | description                                                             |                |              |             |               |              |  |  |  |
|               |      | Prescaler selection control bit.                                                     |                                                                         |                |              |             |               |              |  |  |  |
|               | PSS1 | When setting the PSS1 bit to "1", TC1 uses the prescaler CPS1 alone.                 |                                                                         |                |              |             |               |              |  |  |  |
| 7             |      | When the PSS1 bit is set to "0", the prescaler is multiplexed. TC0 and TC1 are share |                                                                         |                |              |             |               |              |  |  |  |
| ,             |      | Prescaler CPS310. Prescaler CPS1 is invalid and will be reset. If PSS3               |                                                                         |                |              |             |               |              |  |  |  |
|               |      | Bits are simultaneously "0", TC3 and TC0, TC1 share the prescaler CPS310. Prescaler  |                                                                         |                |              |             |               |              |  |  |  |
|               |      | CPS1 and CF                                                                          | nd CPS3 are invalid and will be reset.                                  |                |              |             |               |              |  |  |  |
|               | PSS3 | Prescaler selection control bit.                                                     |                                                                         |                |              |             |               |              |  |  |  |
| 6             |      | When the PS                                                                          | When the PSS3 bit is set to "1", the TC3 uses the prescaler CPS3 alone. |                |              |             |               |              |  |  |  |
|               |      | When the PS                                                                          | S3 bit is s                                                             | et to "0", the | prescaler is | multiplexed | l. TC0 and TC | 3 are shared |  |  |  |

- 128 -

# Page 136

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

|      |      | Prescaler CPS310. Prescaler CPS3 is invalid and will be reset. If PSS1                     |
|------|------|--------------------------------------------------------------------------------------------|
|      |      | Bit is "0" at the same time, TC1 and TC0, TC3 share the prescaler CPS310. Prescaler        |
|      |      | CPS1 and CPS3 are invalid and will be reset.                                               |
| 5: 2 | -    | Keep it.                                                                                   |
|      |      | Prescaler CPS3 reset control bit. The PSR3 bit is valid only in TC3 mode.                  |
| 1    | PSR3 | When the PSR3 bit is set to "1", the prescaler CPS3 will be reset. Reset after hard        |
| 1    | 1505 | The part will clear the PSR3 bit. When the PSR3 bit is set to "0", the setting is invalid. |
|      |      | The value of reading this bit will always be "0".                                          |
| 0    | PSR1 | Prescaler CPS1 reset control bit. The PSR1 bit is valid only in TC1 mode.                  |
|      |      | When the PSR1 bit is set to "1", the prescaler CPS1 will be reset. Reset after hard        |
|      |      | The part will clear the PSR1 bit. When setting the PSR1 bit to "0", the setting is invalid |
|      |      | The value of reading this bit will always be "0".                                          |
|      |      |                                                                                            |

- 129 -

Page 137

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

- 8-bit counter
- Two separate comparison units
- When the compare match occurs, the counter is automatically cleared and loaded automatically
- Phase-corrected PWM output without interference pulse
- Frequency generator
- External event counter
- 10-bit clock prescaler
- · overflow and compare match interrupt
- Allows the use of external 32.768KHz RTC crystal count

#### Overview



#### TC2 structure diagram

TC2 is a general-purpose 8-bit timer counter module that supports PWM output and can produce waveforms precisely. TC2 package

It contains 1 8-bit counter, waveform generation mode control unit and 2 output comparison unit. Waveform generation mode control unit

Controls the operation mode of the counter and the generation of the comparison output waveform. Depending on the mode of operation, the counter is for each one

Count the clock Clkt2 to clear, add one or minus one operation. Clkt2 can be generated by an internal clock source or an external clock source.

When using an external 32.768KHz crystal count, TC2 can be used as an RTC counter. When the counter counts the value TCNT2

- 130 -

### Page 138

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Reaches the maximum value (equal to the maximum value 0xFF or the output compare register OCR2A, defined as TOP, defining the maximum value for MAX To distinguish between), the counter will be cleared or decremented. When the counter count value TCNT2 reaches the minimum value (etc.)

At 0x00, defined as BOTTOM), the counter will be added to an operation. When the counter count value TCNT2 arrives

OCR2A / OCR2B, also known as when a compare match occurs, will clear or set the output compare signal OC2A / OCR2B,

Generates PWM waveforms.

#### Operating mode

Timing counter 2 has four different modes of operation, including normal mode (Normal), compare match clear (CTC)

Mode, fast pulse width modulation (FPWM) mode and phase correction pulse width modulation (PCPWM) mode,

Generates the mode control bit WGM2 [2: 0] to select. The four modes are described below in detail. Because there are two independent output ratios

The units are represented by "A" and "B", respectively, and the lower output "x" is used to represent the two output compare cell channels.

#### Normal mode

The normal mode is the simplest mode of operation for the timer counter. The waveform generation mode control bit, WGM2 [2: 0] = 0,

The maximum value of the TOP is MAX (0xFF). In this mode, the count mode is incremented by one for each count clock

After the counter reaches the TOP overflow, it returns to BOTTOM to restart. In the same value as the count value TCNT2 becomes zero

Set the timer counter overflow flag TOV2 in the clock. The TOV2 flag in this mode is like the 9th count bit, just

Will only be set to not be cleared. The overflow interrupt service routine automatically clears the TOV2 flag, which the software can use to improve it

The resolution of the counter. There is no special case in normal mode to consider, you can always write a new count value.

The waveform of the output compare signal OC2x can be obtained by setting the data direction register of the OC2x pin to output. When COM2x = 1

, The OC2x signal is flipped when a compare match occurs. The frequency of the waveform in this case can be calculated using the following formula:

$$f_{oc2xnormal} = f_{sys} / (2 * N * 256)$$

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

The output compare unit can be used to generate interrupts, but interrupts are not recommended in normal mode, which takes too much CPU time

#### CTC mode

When the WGM2 [2: 0] = 2 is set, the timer counter 2 enters the CTC mode, and the maximum value of the count is OCR2A. in

In this mode, the count mode is incremented by one for each count clock. When the value of the counter TCNT2 equals TOP

The counter is cleared. OCR2A defines the maximum value of the count, that is, the resolution of the counter. This mode allows the user to be tolerant Easy control matches the frequency of the output and also simplifies the operation of the external event count.

When the counter reaches the maximum value of the count, the output compare match flag OCF2 is set and the corresponding interrupt enable is set

Will be interrupted. The OCR2A register can be updated in the interrupt service routine to count the maximum value. In this mode

OCR2A does not use double buffering, the counter is updated with no prescaler or very low prescaler operation

Be careful when you are near the minimum. If the value written to OCR2A is less than the current TCNT2 value, the counter will lose one

Times match. Before the next match match occurs, the counter has to count to TOP before starting from BOTTOM

Start counting to OCR2A value. As with normal mode, the count value returns to the BOTTOM count clock to set the TOV2 flag.

The waveform of the output compare signal OC2x can be obtained by setting the data direction register of the OC2x pin to output. When COM2x = 1

, The OC2x signal is flipped when a compare match occurs. The frequency of the waveform in this case can be calculated using the following formula:  $f_{\text{oc2xctc}} = f_{\text{sys}} / (2 * N * (1 + \text{OCR2A}))$ 

Where N represents the prescaler factor (1, 8, 64, 256, or 1024). As can be seen from the formula, when setting OCR2x

For 0x0 and no prescaler, the output waveform with maximum frequency f  $_{\mbox{\scriptsize sys}}$  / 2 can be obtained

- 131 -

### Page 139

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Fast PWM mode

When setting WGM2 [2: 0] = 3 or 7, the timer counter 2 enters the fast PWM mode and can be used to generate high frequency

PWM waveform, the maximum value TOP is MAX (0xFF) or OCR2A, respectively. Fast PWM mode and other PWM modes

The difference is that it is a one-way operation. The counter is incremented from the minimum value 0x00 to TOP and then back to BOTTOM to count.

When the count value TCNT2 reaches OCR2x or BOTTOM, the output compare signal OC2x is set or cleared, depending on the ratio

The setting of the output mode COM2x is described in the register description. Due to the use of one-way operation, fast PWM mode operation

The frequency is twice the phase corrected PWM mode using bidirectional operation. High-frequency characteristics make the fast PWM mode suitable for work

Rate adjustment, rectification, and DAC applications. High-frequency signals can reduce the size of external components (inductive capacitors, etc.) and drop

Low system cost

When the count value reaches the maximum value, the timer counter overflow flag TOV2 will be set and the value of the compare buffer will be updated

To the comparison value. If the interrupt is enabled, the compare buffer OCR2x register can be updated in the interrupt service routine.

The waveform of the output compare signal OC2x can be obtained by setting the data direction register of the OC2x pin to output. The frequency of the waveform The rate can be calculated using the following formula:

$$f_{\text{ oc2xfpwm}} = f_{\text{ sys}} / \left(N * (1 + TOP)\right)$$

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

 $When \ a \ compare \ match \ occurs \ between \ TCNT2 \ and \ OCR2x, the \ waveform \ generator \ sets \ (clears) \ the \ OC2x \ signal. \ When \ TCNT2 \ is \ cleared$ 

At zero, the waveform generator clears (sets) the OC2x signal to generate a PWM wave. Whereby the extreme value of OCR2x will be

 $Generates\ special\ PWM\ waveforms.\ When\ OCR2x\ is\ set\ to\ 0x00,\ the\ output\ PWM\ is\ in\ every\ (1+TOP)\ count\ clock$ 

There is a narrow spike. When OCR2x is set to the maximum value, the output waveform is a continuous high or low level.

#### Phase correction PWM mode

When setting WGM2 [2: 0] = 1 or 5, the timer counter 2 enters the phase correction PWM mode, the maximum value of the count

 $TOP \ is \ MAX \ (0xFF) \ or \ OCR2A, \ respectively. \ The \ counter \ is \ bidirectional, \ incremented \ by \ BOTTOM \ to \ TOP, \ and \ then \ again$ 

Decrements to BOTTOM, and repeats this operation. When the count reaches TOP and BOTTOM, the counting direction is changed and the count value is TOP Or BOTTOM only stay on a count clock. In the process of increment or decrement, the count value TCNT2 matches OCR2x

, The output compare signal OC2x will be cleared or set, depending on the setting of the compare output mode COM2x. With one-way operation

The maximum frequency available for bi-directional operation is smaller, but its excellent symmetry is more suitable for motor control.

In phase correction PWM mode, the TOV2 flag is set when the count reaches BOTTOM. When the count reaches TOP, compare

The value of the buffer is updated to the comparison value. If the interrupt is enabled, the compare buffer OCR2x can be updated in the interrupt service routine Deposit.

The waveform of the output compare signal OC2x can be obtained by setting the data direction register of the OC2x pin to output. The frequency of the waveform The rate can be calculated using the following formula:

 $f_{oc2xpcpwm} = f_{sys} / (N * TOP * 2)$ 

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

During the count up, when the TCNT2 matches OCR2x, the waveform generator clears (sets) the OC2x signal. in

In the process of decrementing the count, when the TCNT2 matches OCR2x, the waveform generator sets (clears) the OC2x signal, thus

The extreme value of OCR2x will produce a special PWM wave. When OCR2x is set to the maximum or minimum value, the OC2x signal will be output

Keep it low or high.

In order to ensure that the output PWM wave symmetry on both sides of the minimum value, in the absence of a comparison match, there are two cases

Flip OC2x signal. The first case is when the value of OCR2x changes from the maximum value 0xFF to other data. When OCR2x

Is the maximum value, the count value reaches the maximum, OC2x output and the previous descending count when the results of the same match, that is,

Hold OC2x unchanged. The value of the new OCR2x (non-0xFF) is updated and the value of OC2x is always maintained.

- 132 -

### Page 140

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When the ascending order counts, a compare match occurs. At this point the OC2x signal is not centered at the minimum, so it needs to be
When TCNT2 reaches the maximum value, it flips the OC2x signal, which means that the first match of the OC2x signal is reversed when no compare match occurs
condition. The second case is that when TCNT2 starts counting from a value higher than OCR2x, it will lose a compare match,

Thus causing the occurrence of asymmetric situations. Also need to flip the OC2x signal to achieve the minimum on both sides of the symmetry.

#### TC2 asynchronous operation mode

When the AS2 bit in the ASSR register is "1", TC2 operates in asynchronous mode and the clock source of the counter comes from Part of the timer counter of the oscillator. Asynchronous mode TC2 operation to consider the following points.

- Conversions between synchronous and asynchronous modes are likely to result in TCNT2, OCR2A, OCR2B, TCCR2A and TCCR2B counts According to the damage. The safe operation steps are as follows:
  - 1. Clear the OCIE2A, TOIE2, and OCIE2B register bits to turn off TC2 interrupts;
  - 2. Set the AS2 bit to select the appropriate clock source;
  - 3. Write new data to TCNT2, OCR2A, TCCR2A, OCR2B and TCCR2B registers;
  - 4. When switching to asynchronous mode, wait for TCN2UB, OCR2AUB, TCR2AUB, OCR2BUB, and TCR2BUB bits

Clear

- 5. Clear TC2 interrupt flag bit;
- 6. Enable interrupts that need to be used.
- ♦ The oscillator is best to use 32.768KHz watch crystal. The system clock frequency must be four times higher than the crystal frequency.
- ♦ CPU write TCNT2, OCR2A, TCCR2A, OCR2B and TCCR2B, the hardware will first put the data into the temporary register, two

The rising edge of the TOSC1 clock is latched into the corresponding register. The data is latched from the scratchpad into the destination register

A new data write operation can not be performed before. Each register has its own independent scratchpad, so write TCNT2 and

Does not interfere with writing OCR2. The asynchronous status register, ASSR, is used to check whether the data has been written to the destination register.

- ♦ If TC2 is used as the wake-up condition for MCU sleep mode, it can not be entered before each register update ends
  - Sleep mode, otherwise the MCU may enter the sleep mode before the TC2 setting takes effect, so the TC2 can not wake up the system.
- ◆ If TC2 is used as the wake-up condition for MCU sleep mode, care must be taken to re-enter the sleep mode. in

The interrupt logic requires a TOSC1 clock cycle to be reset if the time from wake-up to re-entry dormancy is less than one

TOSC1 clock cycle, the interrupt will no longer occur, the device can not wake up. It is recommended to use the following methods:

1. Write the appropriate data for each register;

- 2. Wait for the corresponding update busy flag of ASSR to clear;
- 3. Go to sleep mode.
- If the asynchronous operating mode is selected, the TC2 oscillator will always operate unless it enters the power down mode. Users must be aware that, The stabilization time of this oscillator may be as long as 1 second, so it is recommended that the user wait at least after enabling the TC2 oscillator 1 second and then use TC2 asynchronous mode of operation.
- ♦ Asynchronous operation mode Sleep mode wake-up process: After the interrupt condition is met, the next timer clock starts to call Wake up the process. That is, the counter accumulates at least one clock before the processor can read the value of the counter.

  After the wake-up, the MCU executes the interrupt service routine and then executes the program after the SLEEP statement.
- Reading the value of TCNT2 within a short time after waking up from Sleep mode may return incorrect data. Because TCNT2 is Driven by an asynchronous TOSC1 clock, while reading TCNT2 must be synchronized via an internal system clock register To complete, the synchronization occurs on the rising edge of each TOSC1. After wake-up from Sleep mode, the system clock is reactivated and read The TCNT2 value is entered before the sleep mode until the next rising edge of the TOSC1 is updated.

The phase of the TOSC1 is completely unpredictable when awakened from sleep mode, depending on the wake-up time. Therefore, read TCNT2 The recommended sequence of values is:

1. Write an arbitrary value to OCR2A or TCCR2A;

- 133 -

#### Page 141

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

- 2. Wait for the corresponding update busy flag to be cleared;
- 3. Read TCNT2.
- ♦ In asynchronous mode, the synchronization of the interrupt flag requires 3 system clock cycles plus 1 timer period. In the MCU can be

  The counter accumulates at least one clock before reading the counter value that causes the interrupt flag to be set. Output the comparison letter

  The number of changes is synchronized with the timer clock, not the system clock.

#### TC2 prescaler

The input clock of the TC2 prescaler is called clkt2s and is selected by the AS2 bit in the ASSR register.

Clock clkio or external TOSC1 clock source, the default is connected with the system clock clkio. If AS2 is set, TC2 will be set by TOSC1 asynchronous drive. When the TOSC1 pin and TOSC2 pin are connected to a 32.768KHz watch crystal, TC2 can be used as RTC counter. It is not recommended to apply an external clock signal directly to the TOSC1 pin.



Figure 5 TC2 prescaler structure

The picture shows the TC2 prescaler, as shown in the figure, the possible prescaler options are: clkt2s / 8, clkt2s / 32, clkt2s / 64, clkt2s / 128, clkt2s / 256, and clkt2s / 1024. You can also select clkt2s and 0 (stop counting). Set SFIOR

The PSR2 bit of the register will reset the prescaler, allowing the user to start working from a predictable prescaler.

#### Register definition

|          |         | TC2 register li | st                               |
|----------|---------|-----------------|----------------------------------|
| register | address | Defaults        | description                      |
| TCCR2A   | 0xB0    | 0x00            | TC2 control register A           |
| TCCR2B   | 0xB1    | 0x00            | TC2 control register B           |
| TCNT2    | 0xB2    | 0x00            | TC2 count register               |
| OCR2A    | 0xB3    | 0x00            | TC2 Output Compare Register A    |
| OCR2B    | 0xB4    | 0x00            | TC2 Output Compare Register B    |
| ASSR     | 0xB6    | 0x00            | TC2 Asynchronous Status Register |

| TIMSK2 | 0x70 | 0x00 | The timer counter interrupts the mask register |
|--------|------|------|------------------------------------------------|
| TIFR2  | 0x37 | 0x00 | Timer counter interrupt flag register          |

- 134 -

# Page 142

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### TCCR2A-TC2 Control Register A

| TCCR2 A | -TC2 | Control | Register A |
|---------|------|---------|------------|
| IUUKZ A | -102 | Common  | LCEISICI A |

|               |          |                                                                                                                                     | I CCR2 A        | -1C2 COIIIIO  | i Register A    |                 |                  |                  |                   |
|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------|-----------------|-----------------|------------------|------------------|-------------------|
| Address: 0xB0 |          |                                                                                                                                     |                 |               |                 | ault: 0x00      |                  |                  |                   |
| Bit           | 7        | 6                                                                                                                                   | 5               | 4             | 3               | 2               | 1                | 0                |                   |
|               | COM2A1 C | OM2A0 COM2                                                                                                                          | B1 COM2B0       |               | -               | -               | WGM21 WC         | GM20             |                   |
| R / W         | W        | R / W                                                                                                                               | R / W           | R/W           | -               | -               | R / W            | R/W              |                   |
| Bit Nam       | e        | description                                                                                                                         |                 |               |                 |                 |                  |                  |                   |
|               |          | TC2 compa                                                                                                                           | are match ou    | tput A mode   | control high    | 1.              |                  |                  |                   |
|               |          | COM2A1                                                                                                                              | and COM2A       | 0 together co | nstitute the    | output comp     | are mode con     | trol COM2A [1    | : 0], control     |
| 7             | COM2A1   | OC2A outp                                                                                                                           | out waveform    | n. If COM2A   | 1 bit or 2 b    | its are set, th | e output ratio   |                  |                   |
| ,             | COMZAT   | The wavef                                                                                                                           | orm occupies    | the OC2A p    | oin, but the p  | oin's data dir  | ection register  | must be set      |                   |
|               |          | High to ou                                                                                                                          | tput this wav   | eform. In dif | ferent opera    | ting modes,     | COM2A com        | pares the output | waveform          |
|               |          | The contro                                                                                                                          | l is also diffe | rent, see the | specific con    | nparison of t   | he output mod    | de control table | description.      |
|               |          | TC2 compa                                                                                                                           | are match ou    | tput A mode   | control low     | -               |                  |                  |                   |
|               |          | COM2A0                                                                                                                              | and COM2A       | 1 together co | nstitute the    | output comp     | are mode con     | trol COM2A [1    | : 0], control     |
| 6             | COM2A0   | OC2A outp                                                                                                                           | out waveform    | n. If COM2A   | 1 bit or 2 b    | its are set, th | e output ratio   |                  |                   |
| O             | COMZAO   | The wavef                                                                                                                           | orm occupies    | the OC2A p    | oin, but the p  | oin's data dir  | ection register  | must be set      |                   |
|               |          | High to ou                                                                                                                          | tput this wav   | eform. In dif | ferent opera    | ting modes,     | COM2A com        | pares the output | waveform          |
|               |          | The contro                                                                                                                          | l is also diffe | rent, see the | specific con    | nparison of t   | he output mod    | de control table | description.      |
|               | COM2B1   | TC2 compa                                                                                                                           | are match ou    | tput B mode   | control high    | 1.              |                  |                  |                   |
|               |          | COM2B1 and COM2B0 together form the output compare mode control COM2B [1: 0], control                                               |                 |               |                 |                 |                  |                  |                   |
| 5             |          | OC2B outp                                                                                                                           | out waveform    | . If COMB b   | oit 1 or 2 is s | set, the outpo  | ıt ratio         |                  |                   |
| 3             |          | The waveform occupies the OC2B pin, but the data direction register for this pin must be set                                        |                 |               |                 |                 |                  |                  |                   |
|               |          | $High \ to \ output \ this \ waveform. \ In \ different \ operating \ modes, COM2B \ compares \ the \ waveform \ to \ the \ output$ |                 |               |                 |                 |                  |                  |                   |
|               |          | The control is also different, see the specific comparison of the output mode control table description.                            |                 |               |                 |                 |                  |                  |                   |
|               |          | TC2 compare match output B mode control low.                                                                                        |                 |               |                 |                 |                  |                  |                   |
|               | COM2B0   | COM2B0 and COM2B1 together form the output compare mode control COM2B [1: 0], control                                               |                 |               |                 |                 |                  |                  |                   |
| 4             |          | OC2B outp                                                                                                                           | out waveform    | . If COMB b   | oit 1 or 2 is s | set, the outpo  | ıt ratio         |                  |                   |
| 7             | COMZBO   | The wavef                                                                                                                           | orm occupies    | the OC2B p    | in, but the d   | lata direction  | register for the | his pin must be  | set               |
|               |          | High to ou                                                                                                                          | tput this wav   | eform. In dif | ferent opera    | ting modes,     | COM2B com        | pares the wavef  | orm to the output |
|               |          | The contro                                                                                                                          | l is also diffe | rent, see the | specific con    | nparison of t   | he output mod    | de control table | description.      |
| 3: 2          | -        | Keep it.                                                                                                                            |                 |               |                 |                 |                  |                  |                   |
|               |          | TC2 wavef                                                                                                                           | form generati   | on mode cor   | trol high.      |                 |                  |                  |                   |
| 1             | WGM21    | WGM20 a                                                                                                                             | nd WGM21,       | WGM22 tog     | ether consti    | tute the wav    | eform generat    | ion mode contro  | ol                |
| 1             | WGMZI    | WGM2 [2:                                                                                                                            | 0], control c   | ounter count  | mode and v      | vaveform ge     | neration mode    | e, see waveform  | ı                 |
|               |          | Generate a                                                                                                                          | pattern table   | description.  |                 |                 |                  |                  |                   |
|               |          | TC2 wavef                                                                                                                           | form generati   | on mode cor   | trol low.       |                 |                  |                  |                   |
| 0             | WGM20    | WGM21 a                                                                                                                             | nd WGM20,       | WGM22 tog     | ether consti    | tute the wav    | eform generat    | ion mode contro  | ol                |
| U             | W GIVIZU | WGM2 [2:                                                                                                                            | 0], control c   | ounter count  | mode and v      | vaveform ge     | neration mode    | e, see waveform  | I                 |
|               |          | Generate a                                                                                                                          | pattern table   | description.  |                 |                 |                  |                  |                   |
|               |          |                                                                                                                                     |                 |               |                 |                 |                  |                  |                   |

### Page 143

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## TCCR2B -TC2 Control Register B

| TCCR2B | -TC2 | Control | Register | R |
|--------|------|---------|----------|---|
|        |      |         |          |   |

|         |          |                                                                                                  | TCCR2B         | -TC2 Contr    | ol Register B  |                |              |                   |            |  |
|---------|----------|--------------------------------------------------------------------------------------------------|----------------|---------------|----------------|----------------|--------------|-------------------|------------|--|
| Address | s: 0xB1  |                                                                                                  |                |               | Defa           | ult: 0x00      |              |                   |            |  |
| Bit     | 7        | 6                                                                                                | 5              | 4             | 3              | 2              | 1            | 0                 |            |  |
| ы       | FOC2A    | FOC2B                                                                                            | -              | -             | WGM22 C        | S22            | CS21         | CS20              |            |  |
| R/W     | W        | W                                                                                                | -              | -             | R/W            | R / W          | R/W          | R/W               |            |  |
| Bit Nam | ne       | description                                                                                      |                |               |                |                |              |                   |            |  |
|         |          | TC2 Force Ou                                                                                     | tput Compa     | re A contro   | l bit.         |                |              |                   |            |  |
|         |          | When operating                                                                                   | g in non-PV    | VM mode, t    | he "1" can be  | written to the | forced outp  | ut compare bit FO | OC2A       |  |
| 7       | FOC2A    | Way to produc                                                                                    | e a compari    | ison match.   | Forcing the m  | atch does not  | set the OCF  | 2A flag, nor will | it be      |  |
| ,       | FOC2A    | Overload or cl                                                                                   | ear the time   | r, but the ou | tput pin OC2   | A will be set  | according to | COM2A             |            |  |
|         |          | Should be upd                                                                                    | ated, just lil | ke the real m | natch has occu | rred.          |              |                   |            |  |
|         |          | The return value of reading FOC2A is always zero.                                                |                |               |                |                |              |                   |            |  |
|         |          | TC2 Force Output Compare B control bits.                                                         |                |               |                |                |              |                   |            |  |
|         |          | When operating in non-PWM mode, the "1" can be written to the forced output compare bit FOC2B    |                |               |                |                |              |                   |            |  |
| 6       | FOC2B    | Way to produce a comparison match. Forcing the match does not set the OCF2B flag, nor will it be |                |               |                |                |              |                   |            |  |
| Ü       | TOCZB    | Overload or clear the timer, but the output pin OC2B will be set according to COM2B settings     |                |               |                |                |              |                   |            |  |
|         |          | Should be updated, just like the real match has occurred.                                        |                |               |                |                |              |                   |            |  |
|         |          | The return val                                                                                   | ue of the rea  | ad FOC2B is   | s always zero. |                |              |                   |            |  |
| 5: 4    | -        | Keep it.                                                                                         |                |               |                |                |              |                   |            |  |
|         |          | TC2 waveform generation mode control high.                                                       |                |               |                |                |              |                   |            |  |
| 3 WGI   | M22      | WGM22 and WGM20, WGM21 together form the waveform generation mode control WGM2 [2: 0],           |                |               |                |                |              |                   |            |  |
|         |          | Control the co                                                                                   | unter count    | mode and w    | vaveform gene  | ration mode,   | see the wave | eform generation  | mode table |  |
|         |          | description.                                                                                     |                |               |                |                |              |                   |            |  |
| 2       | CS22 TC2 | 2 clock selection                                                                                | control hig    | h.            |                |                |              |                   |            |  |
|         |          | Used to select                                                                                   | the clock so   | ource for Tir | ner 2.         |                |              |                   |            |  |
| 1       | CS21 TC2 | 2 Clock selection                                                                                | control in     | position.     |                |                |              |                   |            |  |
|         |          | Used to select                                                                                   |                |               | ner 2.         |                |              |                   |            |  |
| 0       | CS20 TC2 | 2 clock selection                                                                                | control lov    | V.            |                |                |              |                   |            |  |
|         |          | Used to select                                                                                   |                | ource for Tir | ner 2.         |                |              |                   |            |  |
|         |          | C                                                                                                | S2 [2: 0]      |               | description    |                |              |                   |            |  |

CS2 [2: 0] description

0 No clock source, stop counting

1 clk 2s

2 clk 2s / 8, from prescaler

3 clk 2s / 32, from prescaler

4 clk 2s / 64, from prescaler

5 clk 2s / 128, from prescaler

6 clk 2s / 256, from prescaler

7 clk 2s / 1024, from prescaler

The following table shows the non-PWM mode (ie, normal mode and CTC mode), compare the output mode to the output compare waveform control.

- 136 -

### Page 144

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Table 1 OC2x Compare Output Mode Control in Non-PWM Mode

COM2x [1: 0]

description

| 0 | OC2x disconnect, general IO port operation     |
|---|------------------------------------------------|
| 1 | Match the OC2x signal when comparing the match |
| 2 | The OC2x signal is cleared when compare match  |
| 3 | The OC2x signal is set when the compare match  |

The following table shows the control of the output compare waveform for the compare output mode in fast PWM mode.

Table 2 OC2x Compare Output Mode Control in Fast PWM Mode

| COM2x [1: 0] | description                                                                                                            |
|--------------|------------------------------------------------------------------------------------------------------------------------|
| 0            | OC2x disconnect, general IO port operation                                                                             |
| 1            | Keep it                                                                                                                |
| 2            | The OC2x signal is cleared when the compare match is set and the OC2x signal is set when the maximum match is made     |
| 3            | The OC2x signal is set when the compare match is cleared and the OC2x signal is cleared when the maximum match is made |

The following table shows the control of the output compare waveform for the compare output mode in phase correction mode.

Table 3 Phase Correction PWM Mode OC2x Compare Output Mode Control

| COM2x [1: 0] | description                                                                                                                        |
|--------------|------------------------------------------------------------------------------------------------------------------------------------|
| 0            | OC2x disconnect, general IO port operation                                                                                         |
| 1            | Keep it                                                                                                                            |
| 2            | The OC2x signal is cleared when the compare match is cleared in the ascending count, and the match is compared in descending order |
| 2            | Set the OC2x signal                                                                                                                |
| 3            | The OC2x signal is set when the compare match is set in the ascending count, and the match is compared in descending order         |
|              | The OC2x signal is cleared                                                                                                         |

The following table shows the waveform generation mode control.

Table 4 Waveform Generation Mode Control

| WGM2 [2: 0] | Operating mode | TOP value | Update OCR2x at all times | Set TOV2 at all times |
|-------------|----------------|-----------|---------------------------|-----------------------|
| 0           | Normal         | 0xFF      | immediately               | MAX                   |
| 1           | PCPWM          | 0xFF      | TOP                       | BOTTOM                |
| 2           | CTC            | OCR2A     | immediately               | MAX                   |
| 3           | FPWM           | 0xFF      | TOP                       | MAX                   |
| 4           | Keep it        | -         | -                         | -                     |
| 5           | PCPWM          | OCR2A     | TOP                       | BOTTOM                |
| 6           | Keep it        | -         | -                         | -                     |
| 7           | FPWM           | OCR2A     | TOP                       | TOP                   |

- 137 -

Page 145

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

TCNT2 -TC2 count value register

TCNT2 -TC2 count value register

| Address: 0xB2 |        |               |           |            |           |           |     |     |
|---------------|--------|---------------|-----------|------------|-----------|-----------|-----|-----|
| D:4           | 7      | 6             | 5         | 4          | 3         | 2         | 1   | 0   |
| Bit           | TCNT27 | TCNT25 TCN    | T25 TCNT2 | 3 TCNT23 T | CNT21 TCN | T21 TCNT2 | 0   |     |
| R/W           | R/W    | R/W           | R/W       | R/W        | R/W       | R/W       | R/W | R/W |
| Bit           | Name   | description   |           |            |           |           |     |     |
|               |        | TC2 count res | pister    |            |           |           |     |     |

Through the TCNT2 register can be directly on the counter 8 for the count value to read and write access

The CPU writes to the TCNT2 register will block the next timer clock cycle

7: 0 TCNT2

The match occurs even if the timer has stopped. This allows the initialization of TCNT2 to be registered

The value of the device coincides with the value of OCR2 without causing an interrupt.

If the value written to TCNT2 equals or bypasses the OCR2 value, the compare match is lost,

Resulting in incorrect waveform results.

The timer stops counting when no clock source is selected, but the CPU can still access TCNT2. CPU

The write counter has a higher priority than the clear or add / subtract operation.

#### OCR2A - TC2 Output Compare Register A

OCR2A - TC2 Output Compare Register A

| Address: | 0xB3                                                    |     | Default: 0x00 |     |             |     |     |     |  |
|----------|---------------------------------------------------------|-----|---------------|-----|-------------|-----|-----|-----|--|
| Bit      | 7                                                       | 6   | 5             | 4   | 3           | 2   | 1   | 0   |  |
|          | OCR2A7 OCR2A6 OCR2A5 OCR2A4 OCR2A3 OCR2A2 OCR2A1 OCR2A0 |     |               |     |             |     |     |     |  |
| R/W      | R/W                                                     | R/W | R/W           | R/W | R/W         | R/W | R/W | R/W |  |
| Bit Nam  | e                                                       |     |               |     | description |     |     |     |  |

TC2 Output Compare Register A.

The OCR2A contains an 8-bit data that is continuously compared with the counter value TCNT2.

The compare match can be used to generate an output compare interrupt, or to generate on the OC2A pin

Vaveform.

When using PWM mode, the OCR2A register uses a double buffered register. And ordinary work 7: 0 OCR2A

Mode and match clear mode, double buffering is disabled. Double buffering can be updated

The OCR2A register is synchronized with the count maximum or minimum time to prevent generation of

Symmetric PWM pulses eliminate the interference pulses.

When using the double buffering function, the CPU accesses the OCR2A buffer register, which inhibits double buffering

When the CPU can access the OCR2A itself.

#### OCR2B - TC2 Output Compare Register B

OCR2B - TC2 Output Compare Register B

| Address: | 0xB4     |            |           | Default: 0x00 |           |           |     |     |
|----------|----------|------------|-----------|---------------|-----------|-----------|-----|-----|
| D:4      | 7        | 6          | 5         | 4             | 3         | 2         | 1   | 0   |
| Bit      | OCR2B7 O | CR2B6 OCR2 | B5 OCR2B4 | OCR2B3 O      | CR2B2 OCR | 2B1 OCR2B | 0   |     |
| R/W      | R/W      | R/W        | R/W       | R/W           | R/W       | R/W       | R/W | R/W |

- 138 -

### Page 146

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

| Bit  | Name  | description                                                                                                                                 |
|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|
|      |       | TC2 Output Compare B register.                                                                                                              |
|      |       | The OCR2B contains an 8-bit data that is uninterrupted compared to the counter value TCNT2                                                  |
|      |       | More The compare match can be used to generate an output compare interrupt, or to be used on the OC2B pin                                   |
|      |       | Produce a waveform.                                                                                                                         |
| 7: 0 | OCR2B | When using PWM mode, the OCR2B register uses a double buffered register. While the general work                                             |
| 7.0  | OCK2B | In mode and match clear mode, the double buffering function is disabled. Double buffering can be more                                       |
|      |       | The new OCR2B register is synchronized with the count maximum or minimum time to prevent production                                         |
|      |       | $The asymmetric \ PWM \ pulse \ eliminates \ the \ interference \ pulse. \ When \ using \ the \ double \ buffering \ function, \ the \ CPU$ |
|      |       | Access is the OCR2B buffer register, disable the dual buffering function when the CPU access is                                             |

### TIMSK2 - TC2 interrupt mask register

OCR2B itself.

TIMSK2 - TC2 interrupt mask register

|               |   |   |   | 1 |               |                     |     |     |  |  |
|---------------|---|---|---|---|---------------|---------------------|-----|-----|--|--|
| Address: 0x70 |   |   |   |   | Default: 0x00 |                     |     |     |  |  |
| D.'.          | 7 | 6 | 5 | 4 | 3             | 2                   | 1   | 0   |  |  |
| Bit           | - | - | - | - | -             | OCIE2B OCIE2A TOIE2 |     |     |  |  |
| R/W           | - | - | - | - | -             | R/W                 | R/W | R/W |  |  |
| Bit Name      |   |   |   |   | description   | l                   |     |     |  |  |

| 7: 3 | Keep | it. |
|------|------|-----|
| 7: 3 | Keep | 1   |

TC2 Output Compare B Match Interrupt Enable bit.

2 OCIE2B When the OCIE2B b

When the OCIE2B bit is set to "1" and the global interrupt is set, the TC2 output compares the B match interrupt enable.

When a compare match occurs, that is, when the OCF2B bit in TIFR2 is set, an interrupt is generated.

When the OCIE2B bit is "0", the TC2 output compare B match interrupt is disabled.

TC2 Output Compare A Match Interrupt Enable bit.

1 OCIE2A Wh

When the OCIE2A bit is "1" and the global interrupt is set, the TC2 output compares the A match interrupt enable.

When a compare match occurs, that is, when the OCF2A bit in TIFR2 is set, an interrupt is generated.

When the OCIE2A bit is "0", the TC2 output compare A match interrupt is disabled.

TC2 overflow interrupt enable bit.

0 TOIE2

When the TOIE2 bit is "1" and the global interrupt is set, the TC2 overflow interrupt is enabled. When TC2 overflows

When the TOV2 bit in TIFR2 is set, the interrupt is generated. When the TOIE2 bit is "0"

TC2 overflow interrupt is disabled.

### TIFR2 - TC2 interrupt flag register

TIFR2 - TC2 interrupt flag register

| Address: 02 | k37 |          |   |   | Default: 0  | x00     |             |     |  |
|-------------|-----|----------|---|---|-------------|---------|-------------|-----|--|
| D:4         | 7   | 6        | 5 | 4 | 3           | 2       | 1           | 0   |  |
| Bit         | -   | -        | - | - | -           | OCF2B O | OCF2B OCF2A |     |  |
| R/W         | -   | -        | - | - | -           | R/W     | R/W         | R/W |  |
| Bit Name    |     |          |   |   | description | on      |             |     |  |
| 7: 3        | -   | Keep it. |   |   |             |         |             |     |  |
|             |     |          |   |   |             |         |             |     |  |

2 OCF2B TC2 Output Compare B match flag.

- 139 -

### Page 147

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When TCNT2 is equal to OCR2B, the compare unit gives the match signal and sets the compare flag

OCF2B. If the output compare B interrupt is enabled, OCIE2B is set to "1" and the global interrupt flag is set

Bit, an output compare B interrupt is generated. OCF2B will automatically be executed when this interrupt service routine is executed

Clear this bit, or write "1" to the OCF2B bit.

TC2 Output Compare A match flag.

When TCNT2 is equal to OCR2A, the comparison unit gives the match signal and sets the compare flag

1 OCF2A OCF2A. If the output compare A interrupt is enabled, OCIE2A is set to "1" and the global interrupt flag is set

Bit, an output compare A interrupt is generated. OCF2A will automatically be executed when this interrupt service routine is executed

Clear this bit, or write "1" to the OCF2A bit.

TC2 overflow flag.

0 TOV2

When the counter overflows, set the overflow flag TOV2. If the overflow interrupt is enabled at this time, TOIE2

Is set to "1" and the global interrupt flag is set, an overflow interrupt is generated. Execute this interrupt service routine

TOV2 will be cleared automatically, or "1" for TOV2 bits can also be cleared.

### ASSR - Asynchronous interface status register

ASSR - TC2 Asynchronous Interface Status Register

| Address: | 0xB6  |                                                                                                          | Default: 0x00 |                 |              |               |              |               |         |
|----------|-------|----------------------------------------------------------------------------------------------------------|---------------|-----------------|--------------|---------------|--------------|---------------|---------|
| P        | 7     | 6                                                                                                        | 5             | 4               | 3            | 2             | 1            | 0             |         |
| Bit      | INTCK | -                                                                                                        | AS2           | TCN2UB          | OCR2AUB      | OCR2BUB       | TCR2AUB      | TCR2BUB       |         |
| R/W      | R / W | -                                                                                                        | R / W         | R / W           | R / W        | R / W         | R / W        | R/W           |         |
| Bit Nan  | ne    |                                                                                                          | description   |                 |              |               |              |               |         |
|          |       | Asynchronous clock select control bit.                                                                   |               |                 |              |               |              |               |         |
| 7        | INTCK | When the INTC                                                                                            | K bit is set  | to 1, the inter | rnal RC32K i | s selected as | the asynchro | nous clock so | urce.   |
|          |       | When the INTCK bit is set to 0, the external crystal clock is selected as the asynchronous clock source. |               |                 |              |               |              |               |         |
| 6        | -     | Keep it.                                                                                                 |               |                 |              |               |              |               |         |
|          |       | Timer 2 asynchr                                                                                          | onous mode    | e selection co  | ontrol bit.  |               |              |               |         |
|          |       | 33.71 d                                                                                                  | 4.00111       | 1               |              | ,             | 1 24         |               | c nimoi |

When setting the AS2 bit to 1, Timer 2 operates as an asynchronous mode with clock source from  $\ensuremath{\mathsf{INTCK}}$ 

Bit to choose.

| 5 | AS2     | When setting the AS2 bit to 0, Timer 2 operates as a synchronous mode with a clock source of Clk $_{10}$ |
|---|---------|----------------------------------------------------------------------------------------------------------|
|   |         | When the value of AS2 changes, TCNT2, OCR2A, OCR2B, TCCR2A and TCCR2B send                               |
|   |         | The value of the register may be incorrect and needs to be reconfigured.                                 |
|   |         | TCNT2 register update flag.                                                                              |
| 4 | TCN2UB  | When Timer 2 is operating in asynchronous mode and TCNT2 is written, the TCN2UB bit                      |
| 4 | TCN2OB  | Will be set. When the value of TCNT2 is updated, the hardware clears the TCN2UB bit. only                |
|   |         | TCNT2 can be updated when TCN2UB bit is 0.                                                               |
|   |         | OCR2A register update flag.                                                                              |
| 3 | OCR2AUB | When timer 2 is operating in asynchronous mode and OCR2A is written, OCR2AUB                             |
| 3 | OCK2AUB | Bit will be set. When the value of OCR2A is updated, the hardware clears the OCR2AUB bit. only           |
|   |         | If OCR2AUB bit is 0, OCR2A can be updated.                                                               |
|   |         | OCR2B register update flag.                                                                              |
| 2 | OCR2BUB | When the timer 2 is operated in asynchronous mode and the OCR2B is written, OCR2BUB                      |
| 2 | OCK2BUB | Bit will be set. When the value of OCR2B is updated, the hardware clears the OCR2BUB bit. only           |
|   |         | If OCR2BUB bit is 0, OCR2B can be updated.                                                               |
|   |         |                                                                                                          |

- 140 -

## Page 148

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

TCCR2A register update flag.

When Timer 2 is operating in asynchronous mode and TCCR2A is written, TCR2AUB

Bit will be set. When the value of TCCR2A is updated, the hardware clears the TCR2AUB bit.

TCCR2A can only be updated if TCR2AUB bit is 0.

TCCR2B register update flag.

When Timer 2 is operating in asynchronous mode and TCCR2B is written, TCR2BUB

Bit will be set. When the value of TCCR2B is updated, the hardware clears the TCR2BUB bit. The TCCR2B can only be updated if the TCR2BUB bit is 0.

- 141 -

#### **Page 149**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Timer / Event Counter 3 (TMR3)

True 16-bit design allows 16-bit PWM

- 3 independent output compare units
- Double buffered output compare register
- 1 input capture unit
- Input capture noise suppressor
- The counter is automatically cleared when the match matches and is automatically loaded
- Phase-corrected PWM without interference pulse
- Variable PWM cycle
- Frequency generator
- External event counter
- 5 independent interrupt sources
- with dead time control
- 6 selectable trigger sources automatically turn off the PWM output

## Overview

TC3 is a universal 16-bit timer counter module that supports PWM output and can accurately generate waveforms. TC3

Includes a 16-bit counter, a waveform generation mode control unit, two independent output compare units and one input capture

Catch the unit. The waveform generation mode control unit controls the operation mode of the counter and the generation of the comparison output waveform. according to Different operating modes, the counter for each count clock Clkt3 is cleared, plus one or minus one operation. Clkt3 can be

To be generated by an internal clock source or an external clock source. When the counter count value TCNT3 reaches the maximum value (equal to the maximum value) 0xFFFF or fixed value or output compare register OCR3A or input capture register ICR3, defined as TOP, defined pole

Large value is MAX to distinguish), the counter will be cleared or decremented. When the counter counts the value TCNT3 to

When the minimum value (equal to 0x0000, defined as BOTTOM), the counter will be incremented. When the counter is counted

When the value TCNT3 reaches OCR3A or OCR3B or OCR3C, it is also called when the compare match is cleared or cleared

Bit output compare signal OC3A or OC3B or OC3C, to generate PWM waveforms. When the input capture function is on,

The ICR3 register will record the count value of the capture signal during the trigger period.

## Page 150



Figure 6 TC3 structure diagram

### Operating mode

Timing counter 1 has six different modes of operation, including normal mode (Normal), compare match clear (CTC)

Mode, fast pulse width modulation (FPWM) mode, phase corrected pulse width modulation (PCPWM) mode, phase frequency

Rate correction pulse width modulation (PFCPWM) mode, and input capture (ICP) mode. The waveform is generated by the mode control bit WGM3 [3: 0] to choose. The six modes are described in detail below. Since there are three separate output comparison units, respectively

"A", "B" and "C", with the lowercase "x" to represent the two output compare cell channels.

- 143 -

## Page 151

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Normal mode

The normal mode is the simplest mode of operation for the timer counter, where the waveform generation mode control bit WGM3 [3: 0] = 0, count The maximum value TOP is MAX (0xFFFF). In this mode, the count mode is incremented by one for each count clock

After the counter reaches the TOP overflow, it returns to BOTTOM to restart. In the same value as the count value TCNT3 becomes zero

Set the timer counter overflow flag TOV3 in the clock. The TOV3 flag in this mode is like the 17th bit, just

Will only be set to not be cleared. The overflow interrupt service routine automatically clears the TOV3 flag, which the software can use to improve it

The resolution of the counter. There is no special case in normal mode to consider, you can always write a new count value.

The waveform of the output compare signal OC3x can be obtained by setting the data direction register of the OC3x pin to output. when When COM3x = 1, the OC3x signal is flipped when a compare match occurs. In this case, the frequency of the waveform can be expressed by the following equation To calculate:

 $f_{\text{OC3xnormal}} = f_{\text{sys}} / (2 * N * 65536)$ 

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

The output compare unit can be used to generate interrupts, but interrupts are not recommended in normal mode, which takes too much CPU time

#### CTC mode

When setting WGM3 [3: 0] = 4 or 12, timer counter 1 enters CTC mode. When WGM3 [3] = 0, the maximum count

The value TOP is OCR3A, and when WGM3 [3] = 1, the maximum value TOP is ICR3. The following to WGM3 [3: 0] = 4 as an example

Description CTC mode In this mode, the count mode is incremented by one for each count clock, when the value of the counter TCNT3

The counter is cleared when the value is equal to TOP. This mode allows the user to easily control the frequency of the compare match output and also simplify it. The operation of the external event count.

When the counter reaches TOP = OCR3A, the output compare match flag OCF3A is set when the counter reaches TOP = ICR3

, The output compare match flag ICF3 is set and an interrupt will be generated when the corresponding interrupt enable is set. In the interruption of service

The OCR3A register can be updated in sequence. In this mode the OCR3A does not use double buffering in the counter with no prescaler

Or very low prescaler operation to keep the maximum value close to the minimum when careful. If written to OCR3A

When the value is less than the current TCNT3 value, the counter will lose a compare match. Before the next match occurs,

The counter has to count to MAX, and then count from BOTTOM to OCR3A. As with normal mode, count the value

The TOV3 flag is set in the count clock returned to 0x0.

The waveform of the output compare signal OC3x can be obtained by setting the data direction register of the OC3x pin to output. The waveform of the The frequency can be calculated using the following formula:

 $f_{OC3xete} = f_{sys} / (2 * N * (1 + OCR3A))$ 

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

As can be seen from the formula, when the set OCR3A is 0x0 and no prescaler, you can get the maximum frequency  $f_{xys}/2$  output Waveform.

When WGM3 [3: 0] = 12 and WGM3 [3: 0] = 4 similar, but with the OCR3A related to ICR3 can be.

- 144 -

#### Page 152

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### Fast PWM mode

When the WGM3 [3: 0] = 5, 6, 7, 14 or 15 is set, the timer counter 1 enters the fast PWM mode and counts the maximum TOP is 0xFF, 0x1FF, 0x3FF, ICR3 or OCR3A, can be used to generate high-frequency PWM waveform. Fast PWM

The mode differs from other PWM modes in that it is a one-way operation. The counter is returned from the BOTTOM to the TOP BOTTOM recounting. When the count value TCNT3 reaches TOP or BOTTOM, the output compare signal OC3x is set

Or clear, depending on the compare output mode COM3 settings, see the register description for details. Due to the use of one-way operation, fast

The operating frequency of the PWM mode is twice the phase-corrected PWM mode using bidirectional operation. High frequency characteristics make fast PWM

The mode is suitable for power regulation, rectification and DAC applications. High-frequency signals can be reduced by external components (inductive capacitors, etc.)

Size, thereby reducing system cost.

When the count reaches TOP, the timer counter overflow flag TOV3 will be set and the compare buffer value will be updated To the comparison value. If the interrupt is enabled, the OCR3A register can be updated in the interrupt service routine.

The waveform of the output compare signal OC3x can be obtained by setting the data direction register of the OC3x pin to output. The waveform of the The frequency can be calculated using the following formula:

$$f_{OC3xfpwm} = f_{sys} / (N * (1 + TOP))$$

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

When a compare match occurs between TCNT3 and OCR3x, the waveform generator sets (clears) the OC3x signal. When TCNT3 When cleared, the waveform generator clears (sets) the OC3x signal to generate the PWM wave. Thus the extreme value of OCR3x Will produce a special PWM waveform. When OCR3x is set to 0x00, the output PWM is counted for every (1 + TOP) count The bell has a narrow spike. When OCR3x is set to TOP, the output waveform is a sustained high or low level.

If OCR3A is used as TOP and COM3A = 1 is set, the output compare signal OC3A generates a PWM with a duty cycle of 50% wave.

#### Phase correction PWM mode

When setting WGM3 [3: 0] = 1, 2, 3, 10 or 11, the timer counter 1 enters the phase correction PWM mode, counting
The maximum value TOP is 0xFF, 0x1FF, 0x3FF, ICR3 or OCR3A, respectively. The counter is operated in two directions by BOTTOM
Increment to TOP, and then decrement it to BOTTOM, and repeat this operation. The count is changed when the count reaches TOP and BOTTOM
Number of directions, the count value in TOP or BOTTOM only stay a count clock. In the process of increment or decrement, the count value
When TCNT3 matches OCR3x, the output compare signal OC3x will be cleared or set, depending on the compare output mode COM3
setting. Compared with one-way operation, the maximum frequency available for bi-directional operation is small, but its excellent symmetry is more suitable for electricity
Machine control.

Phase correction PWM mode, when the count reaches the BOTTOM set TOV3 flag, when the count reaches the TOP

The value of the comparison buffer is updated to the comparison value. If the interrupt is enabled, the compare buffer can be updated in the interrupt service routine

OCR3x memory.

The output compare signal OC3x waveform can be obtained by setting the data direction register of the OC3x pin to output. The frequency of the waveform
The rate can be calculated using the following formula:

$$f_{OC3xepepwm} = f_{sys} / (N * TOP * 2)$$

Where N represents the prescaler factor  $(1,\,8,\,64,\,256,\,or\,\,1024)$ 

- 145 -

### Page 153

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

During the count-up process, the waveform generator clears (sets) the OC3x signal when TCNT3 matches OCR3x.

The waveform generator sets (clears) the OC3x signal when TCNT3 matches OCR3x during decrement counting. by

The extreme value of this OCR3x will produce a special PWM wave. When the OCR3x is set to TOP or BOTTOM, the OC3x signal is lost

The meeting will remain low or high. If OCR3A is used as TOP and COM3A = 1 is set, the compare signal is output OC3A generates a PWM wave with a duty cycle of 50%.

In order to ensure that the output PWM wave symmetry on both sides of the BOTTOM, in the absence of a comparison match, there are two cases

Will also flip the OC3x signal. The first case is when the value of OCR3x changes from TOP to other data. When OCR3x

Is TOP, when the count reaches TOP, the output of OC3x is the same as that of the previous descending order.

OC3x unchanged. The value of the new OCR3x (not TOP) is updated and the OC3x value remains until

When the count is matched, the match is reversed. The OC3x signal is not centered at the minimum, so it needs to be in TCNT3

When the maximum value is reached, the OC3x signal is flipped, which is the first case when the OC3x signal is flipped without a compare match. First

In both cases, when TCNT3 starts counting from a value higher than OCR3x, it will lose a compare match and thus

From the asymmetry of the situation. Also need to flip the OC3x signal to achieve the minimum on both sides of the symmetry.

#### Phase frequency correction PWM mode

When setting WGM3 [3: 0] = 8 or 9, the timer counter 1 enters the phase frequency correction PWM mode, the maximum value of the count TOP is ICR3 or OCR3A, respectively. The counter is bidirectional, incremented by BOTTOM to TOP, and then decremented to BOTTOM, and repeat this operation. When the count reaches TOP and BOTTOM, the counting direction is changed and the count value is TOP or

BOTTOM only stay on a count clock. In the process of increment or decrement, when the count value TCNT3 matches OCR3x,

The output compare signal OC3x will be cleared or set, depending on the setting of the compare output mode COM3. And one-way operation phase
The maximum frequency available for bi-directional operation is smaller, but its excellent symmetry is more suitable for motor control.

Phase frequency correction In PWM mode, the TOV3 flag is set when the count reaches BOTTOM, and the compare buffer

The value is updated to the comparison value, the time for updating the comparison value is the phase frequency correction PWM mode and the phase correction PWM mode. The biggest difference. If the interrupt is enabled, the compare buffer OCR3x register can be updated in the interrupt service routine. When the CPU changes Change the TOP value that is OCR3A or ICR3 value, you must ensure that the new TOP value is not less than the already used TOP value, otherwise The match will not happen again.

The output compare signal OC3x waveform can be obtained by setting the data direction register of the OC3x pin to output. The frequency of the waveform Can be calculated using the following formula:

 $f_{OC3xepfepwm} = f_{sys} / (N * TOP * 2)$ 

Where N represents the prescaler factor (1, 8, 64, 256, or 1024).

During the count-up process, the waveform generator clears (sets) the OC3x signal when TCNT3 matches OCR3x.

The waveform generator sets (clears) the OC3x signal when TCNT3 matches OCR3x during decrement counting. by

The extreme value of this OCR3x will produce a special PWM wave. When the OCR3x is set to TOP or BOTTOM, the OC3x signal is lost

The meeting will remain low or high. If OCR3A is used as TOP and COM3A = 1 is set, the compare signal is output

OC3A generates a PWM wave with a duty cycle of 50%.

Since the OCR3x register is updated at the BOTTOM time, the TOP value is on both sides in ascending and descending order Is the same, also produces a symmetrical waveform with both frequency and phase.

When using the fixed TOP value, it is best to use the ICR3 register as the TOP value, that is, set WGM3 [3: 0] = 8,

- 146 -

### Page 154

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The OCR3A register is only used to generate the PWM output. If you want to generate a frequency change of the PWM wave, you must change the TOP Value, OCR3A double buffering feature will be more suitable for this application.

### Enter the capture mode

The input capture is used to capture an external event and give it a time stamp to indicate when the event occurred.

Except that the ICR3 value is used as the waveform generation mode for counting the TOP value.

Trigger signals for external events are entered by pin ICP3 and can also be implemented by analog comparator units. When the pin The logic level on the ICP3 changes, or the output ACO level of the analog comparator changes, and this level changes

Is captured by the input capture unit, the input capture is triggered, and the 16-bit count value TCNT3 data is copied to the input Capture register ICR3, and input capture flag ICF3 is set. If ICIE1 bit is "1", input capture flag will generate input Into the capture interrupt.

The input capture is set by setting the analog compare control with the analog compare input control bit ACIC of the status register ACSR Capture the source ICP3 or ACO. It should be noted that changing the trigger source may cause an input capture, so change the touch The ICF3 must be cleared once it is generated to avoid erroneous results.

The input capture signal is passed to an edge detector via an optional noise suppressor, and the control bit is selected according to the input capture ICES1 configuration, to see whether the detected edge to meet the trigger conditions. The noise suppressor is a simple digital filter, right

The input signal is sampled four times, and the output is fed to the edge detector only when the four samples are equal. Noise suppression

The controller is enabled or disabled by the ICNC1 bit of the TCCR3B register.

When using the input capture function, the ICR3 register value should be read as early as possible when ICF3 is set, since the next.

The value of ICR3 will be updated after the capture event. It is recommended to enable the input capture interrupt in any input capture mode It is not recommended to change the count TOP value during operation.

The input capture time stamp can be used to calculate the frequency, duty cycle and other characteristics of the signal, as well as for triggering events Log. When measuring the duty cycle of an external signal, it is required to change the trigger edge after each capture, so after reading the ICR3 value

Change the edge of the signal as soon as possible.

#### Dead time control

When the DTEN3 bit is set to "1", the function of inserting the dead time is enabled. The output waveform of OC3A and OC3B will be

The output of the waveform is compared with the output of the waveform generated by inserting the set dead time, the length of the time for the DTR3 register count

The number of clocks corresponding to the time value. As shown in the following figure, OC3A and OC3B dead time insertion are channel B comparison to lose

Out of the waveform as a benchmark. When COM3A and COM3B are the same as "2" or "3", the waveform polarity of OC3A and the waveform polarity of OC3B

Similarly, when COM3A and COM3B are "2" or "3", OC3A waveform and OC3B waveform polarity is opposite.

- 147 -

Page 155





Figure 8 TC3 dead time control in PCPWM mode

- 148 -

# Page 156

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When the DTEN3 bit is set to "0", the function of inserting the dead time is disabled and the output waveforms of OC3A and OC3B are Compare the output generated by the waveform.

## Register definition

|          | TC3 register list |          |                                                |  |  |  |  |  |  |
|----------|-------------------|----------|------------------------------------------------|--|--|--|--|--|--|
| register | address           | Defaults | description                                    |  |  |  |  |  |  |
| TCCR3A   | 0x90              | 0x00     | TC3 control register A                         |  |  |  |  |  |  |
| TCCR3B   | 0x91              | 0x00     | TC3 control register B                         |  |  |  |  |  |  |
| TCCR3C   | 0x92              | 0x00     | TC3 control register C                         |  |  |  |  |  |  |
| TCCR3D   | 0x93              | 0x00     | TC3 control register D                         |  |  |  |  |  |  |
| TCNT3L   | 0x94              | 0x00     | TC3 count value register low byte              |  |  |  |  |  |  |
| TCNT3H   | 0x95              | 0x00     | TC3 count register high byte                   |  |  |  |  |  |  |
| ICR3L    | 0x96              | 0x00     | TC3 input capture register low byte            |  |  |  |  |  |  |
| ICR3H    | 0x97              | 0x00     | TC3 input capture register high byte           |  |  |  |  |  |  |
| OCR3AL   | 0x98              | 0x00     | TC3 Output compare register A low byte         |  |  |  |  |  |  |
| OCR3AH   | 0x99              | 0x00     | TC3 Output compare register A high byte        |  |  |  |  |  |  |
| OCR3BL   | 0x9A              | 0x00     | TC3 output compare register B low byte         |  |  |  |  |  |  |
| OCR3BH   | 0x9B              | 0x00     | TC3 output compare register B high byte        |  |  |  |  |  |  |
| DTR3L    | 0x9C              | 0x00     | TC3 dead time register low byte                |  |  |  |  |  |  |
| DTR3H    | 0x9D              | 0x00     | TC3 dead time register high byte               |  |  |  |  |  |  |
| OCR3CL   | 0x9E              | 0x00     | TC3 output compare register C low byte         |  |  |  |  |  |  |
| OCR3CH   | 0x9F              | 0x00     | TC3 output compare register C high byte        |  |  |  |  |  |  |
| TIMSK3   | 0x71              | 0x00     | The timer counter interrupts the mask register |  |  |  |  |  |  |
| TIFR3    | 0x38              | 0x00     | Timer counter interrupt flag register          |  |  |  |  |  |  |
|          |                   |          |                                                |  |  |  |  |  |  |

## TCCR3A-TC3 Control Register A

TCCR3A -TC3 Control Register A

| Address | s: 0x90   |                                                                                              |                                                                     |                                | Default: 0                                  | x00                           |                             |                            |              |
|---------|-----------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------|---------------------------------------------|-------------------------------|-----------------------------|----------------------------|--------------|
| Bit     | 7         | 6                                                                                            | 5                                                                   | 4                              | 3                                           | 2                             | 1                           | 0                          |              |
| Name    | COM3A1 CO | OM3A0 COM3B1                                                                                 | COM3B0 C                                                            | OM3C1 COM                      | 3C0 WGM3                                    | 31 WGM30                      |                             |                            |              |
| R/W     | V R/W     | V R/W                                                                                        | R/W                                                                 | R/W                            | W                                           | W                             | R/W                         | R/W                        |              |
| Bit     | Name      | description                                                                                  |                                                                     |                                |                                             |                               |                             |                            |              |
| 7       | COM3A1    | Compare match COM3A1 and C COM3A 1 bit of The pin's data d , COM3A on the Description of the | COM3A0 form<br>r 2 bits are sel<br>irection regist<br>e output comp | n COM3A [1:<br>, the output co | 0] to contro<br>impare wave<br>high to outp | eform occupi<br>out this wave | es the OC3A form. In differ | pin, but<br>rent working m | ontrol table |
| 6       | COM3A0    | Compare match COM3A1 and C COM3A 1 bit of The pin's data d                                   | output A mod<br>COM3A0 form<br>r 2 bits are set                     | n COM3A [1:                    | 0] to contro                                | eform occupi                  | es the OC3A                 | pin, but                   |              |

### **Page 157**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

, COM3A on the output comparison waveform control is also different, see the specific comparison output mode control table Description of the grid.

Compare match output B mode control high.

COM3B1 and COM3B0 form COM3B [1: 0] to control the output compare waveform OC3B. in case

COM3B 1 bit or 2 bits are set, the output compare waveform occupies the OC3B pin, but COM3B1  $\,$ 

The pin's data direction register must be set high to output this waveform. In different working modes

, COM3B on the output comparison waveform control is also different, see the specific comparison output mode control table Description of the grid.

Compare match output B mode control low.

COM3B1 and COM3B0 form COM3B [1:0] to control the output compare waveform OC3B. in case

COM3B 1 bit or 2 bits are set, the output compare waveform occupies the OC3B pin, but

The pin's data direction register must be set high to output this waveform. In different working modes

, COM3B on the output comparison waveform control is also different, see the specific comparison output mode control table

Description of the grid.

Compare match output C mode control high.

COM3C1 and COM3C0 form COM3C [1: 0] to control the output comparison waveform OC3C. in case

COM3C 1 bit or 2 bits are set, the output compare waveform occupies the OC3C pin, however

The pin's data direction register must be set high to output this waveform. In different working modes

, COM3C on the output comparison waveform control is also different, see the specific comparison output mode control table Description of the grid.

Compare match output C mode control low.

 $COM3C1 \ and \ COM3C0 \ form \ COM3C \ [1:0] \ to \ control \ the \ output \ comparison \ waveform \ OC3C. \ in \ case$ 

COM3C 1 bit or 2 bits are set, the output compare waveform occupies the OC3C pin, however COM3C0

The pin's data direction register must be set high to output this waveform. In different working modes

, COM3C on the output comparison waveform control is also different, see the specific comparison output mode control table Description of the grid.

1 WGM31 waveform generation mode control sub-low.

WGM31 and WGM33, WGM32, WGM30 together constitute the waveform generation mode control

WGM3 [3: 0], control counter count mode and waveform generation mode, see the waveform generation model

Formula Description.

0 WGM30 waveform generation mode control the lowest bit.

WGM30 and WGM33, WGM32, WGM31 together constitute the waveform generation mode control

WGM3 [3:0], control counter count mode and waveform generation mode, see the waveform generation model

Formula Description.

The following table shows the non-PWM mode (ie, normal mode and CTC mode), compare the output mode to the output compare waveform control.

Non-PWM mode compare output mode control

| 13x [1: 0] | description                                    |
|------------|------------------------------------------------|
| 0          | OC3x disconnect, general IO port operation     |
| 1          | Match the OC3x signal when comparing the match |
| 2          | The OC3x signal is cleared when compare match  |
| 3          | The OC3x signal is set when the compare match  |

The following table shows the control of the output compare waveform for the compare output mode in fast PWM mode.

- 150 -

### Page 158

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

COM3x [1: 0] Description

- 0 OC3x disconnect, general IO port operation
  - When WGM3 is 15: The OC3A signal is flipped when the compare match is reversed, and OC3B is disconnected
- When WGM3 is other values: OC3x is disconnected and the common IO port operates
- The OC3x signal is cleared when the compare match is set and the OC3x signal is set when the maximum match is made
- 3 The OC3x signal is set when the compare match is cleared and the OC3x signal is cleared when the maximum match is made

The following table shows the control of the output compare waveform for the compare output mode in phase correction mode.

Phase correction and phase frequency correction PWM mode compare output mode control

COM3x [1: 0] Description

- 0 OC3x disconnect, general IO port operation
  - WGM3 is 9 or 11: The OC3A signal is flipped when the compare match is reversed and the OC3B is disconnected
- When WGM3 is other values: OC3x is disconnected and the common IO port operates
- The compare match is cleared in the ascending order. The OC3x signal is cleared and the compare match is set in descending order 2
  - OC3x signal
- The higher-order count match matches the OC3x signal, and the compare match is cleared in descending order
  - OC3x signal

## TCCR3B-TC3 Control Register B

TCCR3B -TC3 Control Register B

| Address:                                                                                                    | address: 0x91 Default: 0x00 |                                                                                                            |                                                             |                    |                  |              |               |                   |                   |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------|------------------|--------------|---------------|-------------------|-------------------|--|--|--|--|
| Dia                                                                                                         | 7                           | 6                                                                                                          | 5                                                           | 4                  | 3                | 2            | 1             | 0                 |                   |  |  |  |  |
| Bit                                                                                                         | ICNC3                       | ICES3                                                                                                      | -                                                           | WGM33 W            | GM32 CS32        |              | CS31          | CS30              |                   |  |  |  |  |
| R/W                                                                                                         | R/W                         | R/W                                                                                                        | -                                                           | R/W                | ./W R/W          |              | R/W           | R/W               |                   |  |  |  |  |
| Bit                                                                                                         | Name                        | description                                                                                                |                                                             |                    |                  |              |               |                   |                   |  |  |  |  |
|                                                                                                             |                             | The input capture                                                                                          | The input capture noise suppressor enables the control bit. |                    |                  |              |               |                   |                   |  |  |  |  |
|                                                                                                             |                             | When the ICNC3 bit is set to "1", the input capture noise suppressor is enabled, and the external pin ICP3 |                                                             |                    |                  |              |               |                   |                   |  |  |  |  |
| 7                                                                                                           | ICNC3                       | Of the input is filtered, the input signal is valid when four consecutive samples are equal,               |                                                             |                    |                  |              |               |                   |                   |  |  |  |  |
| ,                                                                                                           | 101103                      | The incoming capture is delayed by four clock cycles.                                                      |                                                             |                    |                  |              |               |                   |                   |  |  |  |  |
| When the ICNC3 bit is set to "0", the input capture noise suppressor is disabled, and the external pin ICP3 |                             |                                                                                                            |                                                             |                    |                  |              |               |                   | n ICP3            |  |  |  |  |
|                                                                                                             |                             | The input is direct                                                                                        | The input is directly valid.                                |                    |                  |              |               |                   |                   |  |  |  |  |
|                                                                                                             |                             | The input capture trigger edge selects the control bit.                                                    |                                                             |                    |                  |              |               |                   |                   |  |  |  |  |
|                                                                                                             |                             | When setting the                                                                                           | ICES3 bit                                                   | to "1", the rising | edge of the se   | lected level | triggers the  | input capture; wl | hen setting ICES3 |  |  |  |  |
| 6                                                                                                           | ICES3                       | When bit is "0",                                                                                           | the falling o                                               | edge of the select | tion level trigg | ers the inpu | t capture.    |                   |                   |  |  |  |  |
|                                                                                                             |                             | When an event is                                                                                           | captured,                                                   | he counter value   | is copied to the | ne ICR3 reg  | ister,        |                   |                   |  |  |  |  |
|                                                                                                             |                             | Entry catch flag                                                                                           | ICF3. If the                                                | interrupt is enal  | oled, an input o | apture inter | rupt is gener | ated.             |                   |  |  |  |  |
| 5                                                                                                           | -                           | Keep it.                                                                                                   |                                                             |                    |                  |              |               |                   |                   |  |  |  |  |
|                                                                                                             |                             | Waveform Gener                                                                                             | ation Mode                                                  | Control High.      |                  |              |               |                   |                   |  |  |  |  |
| 4                                                                                                           | WGM33                       | WGM33 and WG                                                                                               | GM32, WG                                                    | M31, WGM30 to      | ogether constit  | ute the wave | eform genera  | ation mode contr  | ol                |  |  |  |  |
| 7                                                                                                           | WGMDD                       | WGM3 [3: 0], co                                                                                            | ontrol count                                                | er count mode a    | nd waveform g    | generation m | ode, see the  | waveform gener    | ration model      |  |  |  |  |
|                                                                                                             |                             | Formula Descrip                                                                                            | tion.                                                       |                    |                  |              |               |                   |                   |  |  |  |  |
| 3                                                                                                           | WGM32 wa                    | veform generation                                                                                          | n mode con                                                  | trol times high.   |                  |              |               |                   |                   |  |  |  |  |

- 151 -

### Page 159

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

WGM32 and WGM33, WGM31, WGM30 together constitute the waveform generation mode control WGM3 [3: 0], control counter count mode and waveform generation mode, see the waveform generation model Formula Description. Clock select control high. 2 CS32 Used to select the clock source for timer counter 3. CS31 Clock selection control bit. Used to select the clock source for timer counter 3. CS30 0 Clock select control low Used to select the clock source for timer counter 3. CS3 [2: 0] description

| 0 | No clock source, stop counting               |
|---|----------------------------------------------|
| 1 | clk sys                                      |
| 2 | clk sys / 8, from prescaler                  |
| 3 | clk sys / 64, from prescaler                 |
| 4 | clk <sub>sys</sub> / 256, from prescaler     |
| 5 | clk sys / 1024, from prescaler               |
| 6 | External clock T3 pin, falling edge trigger  |
| 7 | External clock T3 pin, rising edge triggered |
|   |                                              |

The following table shows the waveform generation mode control.

#### Table 5 Waveform Generation Mode Control

| WGM3 [3: 0] | Operating mode  | TOP value | Update OCR1A moment | Set TOV3 moment |
|-------------|-----------------|-----------|---------------------|-----------------|
| 0           | Normal          | 0xFFFF    | immediately         | MAX             |
| 1           | 8 bit PCPWM 0x0 | 00FF      | TOP                 | BOTTOM          |
| 2           | 9 bits PCPWM 0x | .01FF     | TOP                 | BOTTOM          |
| 3           | 10 bit PCPWM 0x | k03FF     | TOP                 | BOTTOM          |
| 4           | CTC             | OCR3A     | immediately         | MAX             |
| 5           | 8-bit FPWM      | 0x00FF    | BOTTOM              | TOP             |
| 6           | 9 bits FPWM     | 0x01FF    | BOTTOM              | TOP             |
| 7           | 10 bits FPWM 0x | 03FF      | BOTTOM              | TOP             |
| 8           | PFCPWM          | ICR3      | BOTTOM              | BOTTOM          |
| 9           | PFCPWM          | OCR3A     | BOTTOM              | BOTTOM          |
| 10          | PCPWM           | ICR3      | TOP                 | BOTTOM          |
| 11          | PCPWM           | OCR3A     | TOP                 | BOTTOM          |
| 12          | CTC             | ICR3      | immediately         | MAX             |
| 13          | Keep it         | -         | -                   | -               |
| 14          | FPWM            | ICR3      | TOP                 | TOP             |
| 15          | FPWM            | OCR3A     | TOP                 | TOP             |

- 152 -

# Page 160

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## TCCR3C-TC3 control register C

TCCR3C -TC3 control register C

| Address | : 0x92 |                  |                                                                                                                    |                 | Default: 0x   | κ00           |                |                  |                      |  |  |
|---------|--------|------------------|--------------------------------------------------------------------------------------------------------------------|-----------------|---------------|---------------|----------------|------------------|----------------------|--|--|
| Bit     | 7      | 6                | 5                                                                                                                  | 4               | 3             | 2             | 1              | 0                |                      |  |  |
| Name    | FOC3.  | A FOC3B          | DOC3B                                                                                                              | DOC3A           | TEN3          | -             | DOC3C          | FOC3C            |                      |  |  |
| R/W     | v W    | W                | -                                                                                                                  | -               | -             | -             | -              | -                |                      |  |  |
| Bit     | Name   | description      |                                                                                                                    |                 |               |               |                |                  |                      |  |  |
|         |        | Force Output C   | orce Output Compare A.                                                                                             |                 |               |               |                |                  |                      |  |  |
|         |        | When operating   | When operating in non-PWM mode, the "1" mode can be written to the forced output compare bit FOC3A                 |                 |               |               |                |                  |                      |  |  |
|         |        | To produce a co  | To produce a comparison match. Forcing the match does not set the OCF3A flag, nor will it be overloaded or cleared |                 |               |               |                |                  |                      |  |  |
| 7       | FOC3A  | Zero timer, but  | the output pin                                                                                                     | OC3A will be    | e updated acc | cording to C  | COM3A setting  | gs accordingly   |                      |  |  |
|         |        | With the exact i | natch of the sa                                                                                                    | ame.            |               |               |                |                  |                      |  |  |
|         |        | When working     | in PWM mode                                                                                                        | e, write the TO | CCR3A regis   | ter to clear  | it.            |                  |                      |  |  |
|         |        | The return value | e of reading F                                                                                                     | OC3A is alwa    | ys zero.      |               |                |                  |                      |  |  |
| 6       | FOC3B  | Force the output | t comparison                                                                                                       | В.              |               |               |                |                  |                      |  |  |
|         |        | When operating   | in non-PWM                                                                                                         | mode, the "1    | " mode can b  | e written to  | the forced out | tput compare b   | it FOC3B             |  |  |
|         |        | To produce a co  | mparison mat                                                                                                       | ch. Forcing th  | e match does  | s not set the | e OCF3B flag,  | nor will it be o | verloaded or cleared |  |  |

Zero timer, but the output pin OC3B will be updated according to COM3B settings accordingly

With the exact match of the same.

When working in PWM mode, write the TCCR3A register to clear it.

The return value of the read FOC3B is always zero.

5 The DOC3B disables the output compare B enable control bit.

When the DOC3B bit is high, the hardware disable output compare B is enabled, and when the condition of the disable output is satisfied

, The COM3B bit is cleared and the output pin, OC3B, is turned off and the pin becomes a common IO operation.

When the DOC3B bit is low, the hardware disable output compare B function is invalid.

4 DOC3A disables the output compare A enable control bit.

When the DOC3A bit is high, the hardware disable output compare A is enabled, and when the condition of the disabled output is satisfied

, The COM3A bit is cleared and the output pin, OC3A, is turned off, and the pin becomes a general-purpose IO operation.

When the DOC3A bit is low, the hardware disable output compare A function is invalid.

3 DTEN3 dead time enable control bit.

When the DTEN3 bit is high, the dead time is enabled, OC3A and OC3B become complementary outputs, and

Press DTR3L and DTR3H to set the dead time.

When the DTEN3 bit is low, the dead time is disabled. OC3A and OC3B are single output.

2

1

The DOC3C prohibits the output of the compare C enable control bits.

When the DOC3C bit is high, the hardware disable output compare C is enabled, and when the condition of the disabled output is satisfied

, The COM3C bit is cleared and the output pin OC3C is disconnected, which becomes a general purpose IO operation.

When the DOC3C bit is low, the hardware disable output compare the C function is invalid.

0 FOC3C Force the output to compare C.

When operating in non-PWM mode, the "1" mode can be written to the forced output compare bit FOC3C

To produce a comparison match. Forcing the match does not set the OCF3C flag, nor will it be overloaded or cleared

Zero timer, but the output pin OC3C will be updated according to the COM3C settings

- 153 -

### Page 161

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

With the exact match of the same.

When working in PWM mode, write the TCCR3A register to clear it.

The return value of the read FOC3C is always zero.

### TCCR3D-TC3 control register D

TCCR3D -TC3 control register D

| Address    | 0x93 |             | Default: 0x00 |       |   |   |             |     |  |  |
|------------|------|-------------|---------------|-------|---|---|-------------|-----|--|--|
| Bit        | 7    | 6           | 5             | 4     | 3 | 2 | 1           | 0   |  |  |
| Name DSX37 |      | DSX36       | DSX35         | DSX34 | - | - | DSX31 DSX30 |     |  |  |
| R/W        | R/W  | R/W         | R/W           | R/W   | - | - | R/W         | R/W |  |  |
| Bit        | Name | description |               |       |   |   |             |     |  |  |

7 DSX37 TC3 trigger source selection control enabled bit 7.

When the DSX37 bit is set to "1", TC0 overflows as the output signal for the compare output waveform OC3x

The trigger source is enabled. When the DOC3x bit is "1", the interrupt flag register of the selected trigger source is enabled. When the DOC3x bit is "1", the interrupt flag register of the selected trigger source is enabled. When the DOC3x bit is "1", the interrupt flag register of the selected trigger source is enabled. When the DOC3x bit is "1", the interrupt flag register of the selected trigger source is enabled. When the DOC3x bit is "1", the interrupt flag register of the selected trigger source is enabled. The trigger source is enabled to the selected trigger source is enabled. The trigger source is enabled to the selected trigger source is enabled trigger sour

The rising edge of the bit will automatically turn off the OC3x waveform output.

When the DSX37 bit is set to "0", TC0 overflows as the output signal for the compare output waveform OC3x

The trigger source is disabled.

6 DSX36 TC3 Trigger Source Select Control Enable bit 6.

When the DSX36 bit is set to "1", TC2 overflows as the output signal to be turned off for comparison. OC3x

The trigger source is enabled. When the DOC3x bit is "1", the interrupt flag register of the selected trigger source

The rising edge of the bit will automatically turn off the OC3x waveform output.

When the DSX36 bit is set to "0", TC2 overflows as the output signal of the output signal is closed. OC3x

The trigger source is disabled.

5 DSX35 TC3 Trigger Source Select Control Enable Bit 5.

When the DSX35 bit is set to "1", the pin level changes by 1 as the output signal

The trigger source for OC3x is enabled. When the DOC3x bit is "1", the interrupt flag of the selected trigger source

The rising edge of the register bit will automatically turn off the OC3x waveform output.

When the DSX35 bit is set to "0", the pin level changes by 1 as the output signal

The trigger source for OC3x is disabled.

4 DSX34 TC3 Trigger Source Select Control Enable bit 4.

When the DSX34 bit is set to "1", the external interrupt 1 is used to turn off the output compare signal waveform

The trigger source for OC3x is enabled. When the DOC3x bit is "1", the interrupt flag of the selected trigger source is sent

The rising edge of the register bit will automatically turn off the OC3x waveform output.

When the DSX34 bit is set to "0", the external interrupt 1 is used to turn off the output compare signal waveform

The trigger source for OC3x is disabled.

3: 2 - Keep it.

DSX31 TC3 Trigger Source Select Control Enable bit 1.

When the DSX31 bit is set to "1", analog comparator 1 is used to turn off the output compare signal waveform

The trigger source for OC3x is enabled. When the DOC3x bit is "1", the interrupt flag of the selected trigger source is sent

The rising edge of the register bit will automatically turn off the OC3x waveform output.

When the DSX31 bit is set to "0", the analog comparator 1 is used to turn off the output compare signal waveform

The trigger source for OC3x is disabled.

0 DSX30 TC3 Trigger Source Select Control Enable bit 0.

- 154 -

### Page 162

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When setting the DSX30 bit to "1", analog comparator 0 is used to turn off the output compare signal waveform

The trigger source for OC3x is enabled. When the DOC3x bit is "1", the interrupt flag of the selected trigger source is sent

The rising edge of the register bit will automatically turn off the OC3x waveform output.

When the DSX30 bit is set to "0", the analog comparator 0 is used as the output signal to turn off the comparison

The trigger source for OC3x is disabled.

The following table controls the selection of the trigger source for the waveform output.

Turn off the trigger source selection control for the OC3x waveform output

| DOC3X D | SX3n = 1  tr | igger source           | description                                                                          |
|---------|--------------|------------------------|--------------------------------------------------------------------------------------|
| 0       | -            | -                      | The DOC3x bit is "0" and the trigger source off waveform output function is disabled |
| 1       | 0            | Analog comparator 0    | The rising edge of ACIF0 will turn off the OC3x waveform output                      |
| 1       | 1            | Analog comparator      | The rising edge of ACIF1 will turn off the OC3x waveform output                      |
| 1       | 4            | External interrupt 1   | The rising edge of INTF1 will turn off the OC3x waveform output                      |
| 1       | 5            | Pin Level Change 1 The | e rising edge of PCIF1 turns off the OC3x waveform output                            |
| 1       | 6            | TC2 overflow           | The rising edge of TOV2 will turn off the OC3x waveform output                       |
| 1       | 7            | TC0 overflows          | The rising edge of TOV0 will turn off the OC3x waveform output                       |
| note:   |              |                        |                                                                                      |

<sup>2)</sup> When DSX3n = 1 indicates that the nth bit of the TCCR1D register is 1, each register bit can be set at the same time.

## TCNT3L-TC3 Counter Register Low byte

TCNT3L -TC3 count value register low byte

| Address: 0x94 Default: 0x00 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |         |         |         |         |         |  |  |
|-----------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|--|--|
| Bit                         | 7       | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5       | 4       | 3       | 2       | 1       | 0       |  |  |
| Name                        | TCNT3L7 | TCNT3L6                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TCNT3L5 | TCNT3L4 | TCNT3L3 | TCNT3L2 | TCNT3L1 | TCNT3L0 |  |  |
| R/W                         | R / W   | R / W                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R / W   | R / W   | R / W   | R / W   | R / W   | R/W     |  |  |
| Bit                         | Name    | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |         |         |         |         |         |  |  |
|                             |         | TC3 The low byte of the count value.  TCNT3H and TCNT3L together to form TCNT3, through the TCNT3 register can be directly on the counter 16 bits  Count value for read and write access. Reading and writing 16-bit registers requires two operations. When writing 16-bit TCNT3, write TCNT3H first.                                                                                                                                                                          |         |         |         |         |         |         |  |  |
| 7: 0                        | TCNT3L  | When reading 16-bit TCNT3, read TCNT3L first.  The CPU writes to the TCNT3 register will prevent the occurrence of a compare match at the next timer clock cycle, even if the timer  The device has stopped. This allows the value of the initialization TCNT3 register to be consistent with the value of OCR3x without causing an interrupt.  If the value written to TCNT3 equals or bypasses the OCR3x value, the compare match is lost, resulting in an incorrect waveform |         |         |         |         |         |         |  |  |
|                             |         | Health results.  The timer stops counting when no clock source is selected, but the CPU can still access TCNT3. CPU write counter is cleared or added.  The priority of the operation is high.                                                                                                                                                                                                                                                                                  |         |         |         |         |         |         |  |  |

- 155 -

## Page 163

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### TCNT3H-TC3 counter register high byte

TCNT3H -TC3 count register high byte

| Address: 0x95 Default: 0x00 |         |                                                                                                                                                           |                    |                       |                    |                    |                    |                        |  |  |  |
|-----------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|--------------------|--------------------|--------------------|------------------------|--|--|--|
| Bit                         | 7       | 6                                                                                                                                                         | 5                  | 4                     | 3                  | 2                  | 1                  | 0                      |  |  |  |
| Name                        | TCNT3H7 | TCNT3H6                                                                                                                                                   | TCNT3H5            | TCNT3H4               | TCNT3H3            | TCNT3H2            | TCNT3H1            | TCNT3H0                |  |  |  |
| R / W                       | R / W   | R / W                                                                                                                                                     | R / W              | R / W                 | R / W              | R / W              | R / W              | R/W                    |  |  |  |
| Bit                         | Name    | description                                                                                                                                               |                    |                       |                    |                    |                    |                        |  |  |  |
|                             |         | TC3 The high byte of the count value.                                                                                                                     |                    |                       |                    |                    |                    |                        |  |  |  |
|                             |         | TCNT3H and TCNT3L together to form TCNT3, through the TCNT3 register can be directly on the counter 16-bit meter                                          |                    |                       |                    |                    |                    |                        |  |  |  |
|                             |         | Read and write access values. Reading and writing 16-bit registers requires two operations. When writing 16-bit TCNT3, write TCNT3H first.                |                    |                       |                    |                    |                    |                        |  |  |  |
|                             |         | When reading 16-bit TCNT3, read TCNT3L first.                                                                                                             |                    |                       |                    |                    |                    |                        |  |  |  |
| 7.0                         | TCNT3H  | The CPU writes to the TCNT3 register will prevent the occurrence of a compare match at the next timer clock cycle, even if the timer                      |                    |                       |                    |                    |                    |                        |  |  |  |
| 7: 0                        | ICN13H  | The device has stopped. This allows the value of the initialization TCNT3 register to be consistent with the value of OCR3x without causing an interrupt. |                    |                       |                    |                    |                    |                        |  |  |  |
|                             |         | If the value written to TCNT3 equals or bypasses the OCR3x value, the compare match is lost, resulting in an incorrect waveform                           |                    |                       |                    |                    |                    |                        |  |  |  |
|                             |         | Health results.                                                                                                                                           |                    |                       |                    |                    |                    |                        |  |  |  |
|                             |         | The timer stops cou                                                                                                                                       | inting when no cle | ock source is selecte | d, but the CPU can | still access TCNT. | 3. CPU write count | er is cleared or added |  |  |  |
|                             |         | The priority of the                                                                                                                                       | operation is high. |                       |                    |                    |                    |                        |  |  |  |

# ICR3L-TC3 capture register low byte

ICR3L -TC3 input capture register low byte

| Address: 0: | x96    |                    | Default: 0x           | Default: 0x00       |                       |                       |                      |                |
|-------------|--------|--------------------|-----------------------|---------------------|-----------------------|-----------------------|----------------------|----------------|
| Bit         | 7      | 6                  | 5                     | 4                   | 3                     | 2                     | 1                    | 0              |
| Name        | ICR3L7 | ICR3L6             | ICR3L5                | ICR3L4              | ICR3L3                | ICR3L2                | ICR3L1               | ICR3L0         |
| R/W         | R / W  | R/W                | R / W                 | R / W               | R / W                 | R / W                 | R / W                | R/W            |
| Bit         | Name   | description        |                       |                     |                       |                       |                      |                |
|             |        | TC3 Enter the low  | byte of the capture   | e value.            |                       |                       |                      |                |
|             |        | ICR3H and ICR3L    | combine to form       | 16-bit ICR3. Readii | ng and writing 16-b   | it registers requires | two operations. W    | rite 16 bits   |
| 7: 0        | ICR3L  | ICR3 should be wi  | ritten to ICR3H firs  | st. When reading 16 | 5-bit ICR3, read ICI  | R3L first.            |                      |                |
|             |        | When the input cap | pture is triggered, t | he count value TC!  | NT3 is updated to the | ne ICR3 register. Th  | ne ICR3 register car | n also be used |
|             |        | Defines the TOP v  | alue of the count.    |                     |                       |                       |                      |                |
|             |        |                    |                       |                     |                       |                       |                      |                |

# ICR3H-TC3 Capture Register High Byte

ICR3H -TC3 input capture register high byte

| Address: 0 | x97    |                                               |                                                                                                                          | Default: 0x00      |                       |                     |                     |                |  |  |  |  |
|------------|--------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|---------------------|---------------------|----------------|--|--|--|--|
| Bit        | 7      | 6                                             | 5                                                                                                                        | 4                  | 3                     | 2                   | 1                   | 0              |  |  |  |  |
| Name       | ICR3H7 | ICR3H6                                        | ICR3H5                                                                                                                   | ICR3H4             | ICR3H3                | ICR3H2              | ICR3H1              | ICR3H0         |  |  |  |  |
| R / W      | R/W    | R / W                                         | R / W                                                                                                                    | R / W              | R/W                   | R/W                 | R/W                 | R / W          |  |  |  |  |
| Bit        | Name   | description                                   |                                                                                                                          |                    |                       |                     |                     |                |  |  |  |  |
|            |        | TC3 Enter the high byte of the capture value. |                                                                                                                          |                    |                       |                     |                     |                |  |  |  |  |
| 7: 0       | ICR3H  | ICR3H and ICR3I                               | ICR3H and ICR3L combine to form 16-bit ICR3. Reading and writing 16-bit registers requires two operations. Write 16 bits |                    |                       |                     |                     |                |  |  |  |  |
|            | icksn  | ICR3 should be w                              | ICR3 should be written to ICR3H first. When reading 16-bit ICR3, read ICR3L first.                                       |                    |                       |                     |                     |                |  |  |  |  |
|            |        | When the input ca                             | ntura is triggared t                                                                                                     | he count value TCN | NT3 is undated to the | he ICP3 register TI | na ICP3 ragietar co | n also ha usad |  |  |  |  |

- 156 -

## Page 164

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Defines the TOP value of the count.

### OCR3AL-TC3 Output compare register A low byte

OCR3AL -TC3 Output compare register A low byte

| Address: 0 | x98     |                                                                                                                                                |                     |                     | Default: 0:        | Default: 0x00        |                     |                         |                          |  |  |
|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|--------------------|----------------------|---------------------|-------------------------|--------------------------|--|--|
| Bit        | 7       | 6                                                                                                                                              | 5                   | 4                   | 3                  | 2                    | 1                   | 0                       |                          |  |  |
| Name       | OCR3AL7 | OCR3AL6                                                                                                                                        | OCR3AL5             | OCR3AL4             | OCR3AL3            | OCR3AL2              | OCR3AL1             | OCR3AL0                 |                          |  |  |
| R/W        | R/W     | R / W                                                                                                                                          | R / W               | R / W               | R / W              | R / W                | R / W               | R / W                   |                          |  |  |
| Bit        | Name    | description                                                                                                                                    |                     |                     |                    |                      |                     |                         |                          |  |  |
|            |         | Output the lower                                                                                                                               | r byte of compare   | register A.         |                    |                      |                     |                         |                          |  |  |
|            |         | OCR3AL and OCR3AH combine to form 16-bit OCR3A. Reading and writing 16-bit registers requires two operations, write                            |                     |                     |                    |                      |                     |                         |                          |  |  |
|            |         | 16-bit OCR3A, should first write OCR3AH. When reading 16-bit OCR3A, read OCR3AL first.                                                         |                     |                     |                    |                      |                     |                         |                          |  |  |
|            |         | OCR3A is compared with the counter value TCNT3 without interruption. The compare match can be used to generate an output compare interrupt, or |                     |                     |                    |                      |                     |                         |                          |  |  |
| 7: 0       | OCR3AL  | Used to generate waveforms on the OC3A pin.                                                                                                    |                     |                     |                    |                      |                     |                         |                          |  |  |
| 7.0        | OCKSAL  | When using PWM mode, the OCR3A register uses a double buffered register. While the normal working mode and match clear mode                    |                     |                     |                    |                      |                     |                         |                          |  |  |
|            |         | , Double bufferi                                                                                                                               | ng is disabled. Do  | ble buffering can b | e updated with the | OCR3A register wi    | th the count maxir  | num or minimum mo       | ment                     |  |  |
|            |         | Synchronize, thu                                                                                                                               | as preventing the g | eneration of asymn  | netric PWM pulses, | eliminating the inte | erference pulse.    |                         |                          |  |  |
|            |         | When using the                                                                                                                                 | double buffering f  | unction, the CPU a  | ccesses the OCR3A  | buffer register, wh  | ich disables the do | uble buffering function | on when the CPU accesses |  |  |
|            |         | OCR3A itself.                                                                                                                                  |                     |                     |                    |                      |                     |                         |                          |  |  |

## OCR3AH-TC3 Output compare register A high byte

OCR3AH -TC3 Output compare register A high byte

| 0x99    |                     |                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                | Default: 0:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | x00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                           |
|---------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| 7       | 6                   | 5                                                                                                                                                                       | 4                                                                                                                                                                                                                                                                                              | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                           |
| OCR3AH7 | OCR3AH6             | OCR3AH5                                                                                                                                                                 | OCR3AH4                                                                                                                                                                                                                                                                                        | OCR3AH3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OCR3AH2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | OCR3AH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | OCR3AH0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                           |
| R/W     | R / W               | R / W                                                                                                                                                                   | R/W                                                                                                                                                                                                                                                                                            | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R / W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                           |
| Name    | description         |                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                           |
|         | Outputs the high    | byte of compare r                                                                                                                                                       | register A.                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                           |
|         | OCR3AL and O        | CR3AH combine t                                                                                                                                                         | to form 16-bit OCR                                                                                                                                                                                                                                                                             | 3A. Reading and w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | riting 16-bit registe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ers requires two op                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | erations. write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                           |
|         | 16-bit OCR3A,       | should first write C                                                                                                                                                    | OCR3AH. When rea                                                                                                                                                                                                                                                                               | ading 16-bit OCR3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | A, read OCR3AL f                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | irst.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                           |
|         | OCR3A is comp       | pared with the coun                                                                                                                                                     | nter value TCNT3 v                                                                                                                                                                                                                                                                             | vithout interruption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . The compare mate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ch can be used to g                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | enerate an output comp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | are interrupt, or                                                                                                         |
| OCB2AH  | Used to generate    | e waveforms on the                                                                                                                                                      | e OC3A pin.                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                           |
| OCKSAII | When using PW       | M mode, the OCR                                                                                                                                                         | 3A register uses a                                                                                                                                                                                                                                                                             | double buffered reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ister. While the nor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | mal working mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | and match clear mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                           |
|         | , Double bufferi    | ng is disabled. Dou                                                                                                                                                     | able buffering can b                                                                                                                                                                                                                                                                           | e updated with the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | OCR3A register w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ith the count maxir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | num or minimum mom                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ent                                                                                                                       |
|         | Synchronize, thu    | as preventing the g                                                                                                                                                     | eneration of asymn                                                                                                                                                                                                                                                                             | netric PWM pulses,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | eliminating the int                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | erference pulse.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                           |
|         | When using the      | double buffering for                                                                                                                                                    | unction, the CPU a                                                                                                                                                                                                                                                                             | ccesses the OCR3A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | buffer register, wh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ich disables the do                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | uble buffering function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | when the CPU accesses                                                                                                     |
|         | OCR3A itself.       |                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                           |
|         | 7<br>OCR3AH7<br>R/W | 7 6 OCR3AH7 OCR3AH6 R/W R/W Name description Outputs the high OCR3AL and O 16-bit OCR3A, OCR3A is comp Used to generate When using PW , Double bufferi Synchronize, the | 7 6 5 OCR3AH7 OCR3AH6 OCR3AH5 R/W R/W R/W Name description Outputs the high byte of compare i OCR3AL and OCR3AH combine: 16-bit OCR3A, should first write C OCR3A is compared with the cour Used to generate waveforms on the When using PWM mode, the OCR , Double buffering is disabled. Dou | 7 6 5 4  OCR3AH7 OCR3AH6 OCR3AH5 OCR3AH4  R/W R/W R/W R/W R/W  Name description  Outputs the high byte of compare register A.  OCR3AL and OCR3AH combine to form 16-bit OCR  16-bit OCR3A, should first write OCR3AH. When record to the counter value TCNT3 we will be considered to the counter value TCNT3 will be doubted to the counter value TCNT3 will be doubted buffering is disabled. Double buffering can be synchronize, thus preventing the generation of asymna When using the double buffering function, the CPU and the counter value TCNT3 will be suffering function, the CPU and the counter value TCNT3 will be suffering to the counter value TCNT3 will be suffering to the counter value TCNT3 will be suffering to the counter value TCNT3 will be suffered to the counter | 7 6 5 4 3 OCR3AH7 OCR3AH6 OCR3AH5 OCR3AH4 OCR3AH3 R/W R/W R/W R/W R/W R/W Name description Outputs the high byte of compare register A. OCR3AL and OCR3AH combine to form 16-bit OCR3A. Reading and w 16-bit OCR3A, should first write OCR3AH. When reading 16-bit OCR3. OCR3A is compared with the counter value TCNT3 without interruption Used to generate waveforms on the OC3A pin.  OCR3AH When using PWM mode, the OCR3A register uses a double buffered reg , Double buffering is disabled. Double buffering can be updated with the Synchronize, thus preventing the generation of asymmetric PWM pulses, When using the double buffering function, the CPU accesses the OCR3A | 7 6 5 4 3 2  OCR3AH7 OCR3AH6 OCR3AH5 OCR3AH4 OCR3AH3 OCR3AH2  R/W R/W R/W R/W R/W R/W R/W R/W  Name description  Outputs the high byte of compare register A.  OCR3AL and OCR3AH combine to form 16-bit OCR3A. Reading and writing 16-bit regists  16-bit OCR3A, should first write OCR3AH. When reading 16-bit OCR3A, read OCR3AL f  OCR3A is compared with the counter value TCNT3 without interruption. The compare mate  Used to generate waveforms on the OC3A pin.  OCR3AH  When using PWM mode, the OCR3A register uses a double buffered register. While the nor  , Double buffering is disabled. Double buffering can be updated with the OCR3A register w  Synchronize, thus preventing the generation of asymmetric PWM pulses, eliminating the int  When using the double buffering function, the CPU accesses the OCR3A buffer register, wh | 7 6 5 4 3 2 1  OCR3AH7 OCR3AH6 OCR3AH5 OCR3AH4 OCR3AH3 OCR3AH2 OCR3AH1  R/W R/W R/W R/W R/W R/W R/W R/W R/W  Name description  Outputs the high byte of compare register A.  OCR3AL and OCR3AH combine to form 16-bit OCR3A. Reading and writing 16-bit registers requires two op  16-bit OCR3A, should first write OCR3AH. When reading 16-bit OCR3A, read OCR3AL first.  OCR3A is compared with the counter value TCNT3 without interruption. The compare match can be used to g  Used to generate waveforms on the OC3A pin.  OCR3AH  When using PWM mode, the OCR3A register uses a double buffered register. While the normal working mode  , Double buffering is disabled. Double buffering can be updated with the OCR3A register with the count maxing Synchronize, thus preventing the generation of asymmetric PWM pulses, eliminating the interference pulse.  When using the double buffering function, the CPU accesses the OCR3A buffer register, which disables the do | 7 6 5 4 3 2 1 0  OCR3AH7 OCR3AH6 OCR3AH5 OCR3AH4 OCR3AH3 OCR3AH2 OCR3AH1 OCR3AH0  R/W |

- 157 -

### OCR3BL-TC3 Output Compare Register B Low Byte

OCR3BL -TC3 Output Compare Register B Low Byte

| Address: ( | )x9A    |                                                                                                                                             |                                                                                                                     |                    | Default: 0:         | x00                  |                      |                        |                           |  |  |  |
|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|----------------------|----------------------|------------------------|---------------------------|--|--|--|
| Bit        | 7       | 6                                                                                                                                           | 5                                                                                                                   | 4                  | 3                   | 2                    | 1                    | 0                      |                           |  |  |  |
| Name       | OCR3BL7 | OCR3BL6                                                                                                                                     | OCR3BL5                                                                                                             | OCR3BL4            | OCR3BL3             | OCR3BL2              | OCR3BL1              | OCR3BL0                |                           |  |  |  |
| R / W      | R / W   | R/W                                                                                                                                         | R / W                                                                                                               | R/W                | R / W               | R / W                | R / W                | R / W                  |                           |  |  |  |
| Bit        | Name    | description                                                                                                                                 |                                                                                                                     |                    |                     |                      |                      |                        |                           |  |  |  |
|            |         | Output the lowe                                                                                                                             | er byte of compare                                                                                                  | register B.        |                     |                      |                      |                        |                           |  |  |  |
|            |         | OCR3BL and C                                                                                                                                | OCR3BL and OCR3BH combine to form 16-bit OCR3B. Reading and writing 16-bit registers requires two operations, write |                    |                     |                      |                      |                        |                           |  |  |  |
|            |         | 16-bit OCR3B, should first write OCR3BH. When reading 16-bit OCR3B, read OCR3BL first.                                                      |                                                                                                                     |                    |                     |                      |                      |                        |                           |  |  |  |
|            |         | OCR3B is compared with the counter value TCNT3 without interruption. The compare match can be used to generate an output compare interrupt, |                                                                                                                     |                    |                     |                      |                      |                        |                           |  |  |  |
| 7: 0       | OCR3BL  | Or used to generate waveforms on the OC3B pin.                                                                                              |                                                                                                                     |                    |                     |                      |                      |                        |                           |  |  |  |
| 7.0        | ocione  | When using PW                                                                                                                               | /M mode, the OCR                                                                                                    | 3B register uses a | double buffered reg | ister. While the nor | mal working mode     | e and matching clear   | mode                      |  |  |  |
|            |         | The double buf                                                                                                                              | fering function is d                                                                                                | isabled. Double bu | ffering can be upda | ed when the OCR3     | B register is count  | ed with the maximur    | m or minimum value        |  |  |  |
|            |         | Engraved togetl                                                                                                                             | her to prevent the g                                                                                                | eneration of asymr | netric PWM pulses,  | eliminating the int  | erference pulse.     |                        |                           |  |  |  |
|            |         | When using the                                                                                                                              | double buffering f                                                                                                  | unction, the CPU a | ccesses the OCR3E   | buffer register, wh  | nich disables the do | ouble buffering functi | ion when the CPU accesses |  |  |  |
|            |         | OCR3B itself.                                                                                                                               |                                                                                                                     |                    |                     |                      |                      |                        |                           |  |  |  |

## OCR3BH-TC3 Output Compare Register B High Byte

OCR3BH -TC3 Output Compare Register B High Byte

| Address: ( | 0x9B    |                                                                                                                                                |                       |                     | Default: 0           | x00                   |                     |                        |                           |  |  |
|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|----------------------|-----------------------|---------------------|------------------------|---------------------------|--|--|
| Bit        | 7       | 6                                                                                                                                              | 5                     | 4                   | 3                    | 2                     | 1                   | 0                      |                           |  |  |
| Name       | OCR3BH7 | OCR3BH6                                                                                                                                        | OCR3BH5               | OCR3BH4             | OCR3BH3              | OCR3BH2               | OCR3BH1             | OCR3BH0                |                           |  |  |
| R/W        | R/W     | R / W                                                                                                                                          | R / W                 | R / W               | R / W                | R / W                 | R / W               | R/W                    |                           |  |  |
| Bit        | Name    | description                                                                                                                                    |                       |                     |                      |                       |                     |                        |                           |  |  |
|            |         | Outputs the hig                                                                                                                                | th byte of compare    | register B.         |                      |                       |                     |                        |                           |  |  |
|            |         | OCR3BL and OCR3BH combine to form 16-bit OCR3B. Reading and writing 16-bit registers requires two operations, write                            |                       |                     |                      |                       |                     |                        |                           |  |  |
|            |         | 16-bit OCR3B, should first write OCR3BH. When reading 16-bit OCR3B, read OCR3BL first.                                                         |                       |                     |                      |                       |                     |                        |                           |  |  |
|            |         | OCR3B is compared with the counter value TCNT3 without interruption. The compare match can be used to generate an output compare interrupt, or |                       |                     |                      |                       |                     |                        |                           |  |  |
| 7: 0       | OCR3BH  | Used to genera                                                                                                                                 | te waveforms on O     | C3B pins.           |                      |                       |                     |                        |                           |  |  |
| 7.0        | ОСКЗВП  | When using P                                                                                                                                   | VM mode, the OCI      | R3B register uses a | double buffered reg  | gister. While the nor | mal working mode    | e and matching clear   | mode                      |  |  |
|            |         | The double bu                                                                                                                                  | ffering function is o | lisabled. Double bu | iffering can be upda | ted when the OCR      | B register is count | ed with the maximun    | n or minimum value        |  |  |
|            |         | Engraved toge                                                                                                                                  | ther to prevent the   | generation of asymi | metric PWM pulses    | , eliminating the in  | erference pulse.    |                        |                           |  |  |
|            |         | When using th                                                                                                                                  | e double buffering    | function, the CPU a | accesses the OCR31   | 3 buffer register, wh | ich disables the do | ouble buffering functi | ion when the CPU accesses |  |  |
|            |         | OCR3B itself.                                                                                                                                  |                       |                     |                      |                       |                     |                        |                           |  |  |

## OCR3CL-TC3 Output Compare Register C Low Byte

OCR3CL -TC3 Output Compare Register C Low Byte

| Address: | 0x9E    |         | Default: 0 | Default: 0x00 |         |         |         |         |
|----------|---------|---------|------------|---------------|---------|---------|---------|---------|
| Bit      | 7       | 6       | 5          | 4             | 3       | 2       | 1       | 0       |
| Name     | OCR3CL7 | OCR3CL6 | OCR3CL5    | OCR3CL4       | OCR3CL3 | OCR3CL2 | OCR3CL1 | OCR3CL0 |

- 158 -

# Page 166

| LGT8FX8P Ser | ries - Program | ming Manual 1.0.1     |                                         |                      | LogicGreen Technologies Co., LTD |                       |                     |                                 |  |  |  |
|--------------|----------------|-----------------------|-----------------------------------------|----------------------|----------------------------------|-----------------------|---------------------|---------------------------------|--|--|--|
| R / W        | R/W            | R/W                   | R/W                                     | R/W                  | R/W                              | R/W                   | R/W                 | R/W                             |  |  |  |
| Bit          | Name           | description           |                                         |                      |                                  |                       |                     |                                 |  |  |  |
|              |                | Output the lower byte | of compare register                     | C.                   |                                  |                       |                     |                                 |  |  |  |
|              |                | OCR3CL and OCR3C      | TH together to form a                   | 16-bit OCR3C. Re     | eading and writing               | 16-bit registers requ | ires two operations | . Write 16                      |  |  |  |
|              |                | Bit OCR3 should be v  | vritten to OCR3CH.                      | When reading 16-b    | it OCR3C, you sho                | uld read OCR3CL       | first.              |                                 |  |  |  |
|              |                | OCR3C is continuous   | ly compared with the                    | e counter value TC!  | NT3. The compare                 | match can be used t   | o generate an outpu | at compare interrupt, or either |  |  |  |
| 7: 0         | OCR3CL         | Used to generate wave | sed to generate waveforms on OC3C pins. |                      |                                  |                       |                     |                                 |  |  |  |
| 7.0          | ocioci         | When using PWM mo     | ode, the OCR3C regi                     | ster uses a double b | uffered register. W              | hile the normal wor   | king mode and mat   | ch clear mode                   |  |  |  |
|              |                | , Double buffering is | disabled. Double buf                    | fering can update th | ne OCR3C register                | with the count max    | imum or minimum     | time                            |  |  |  |

Step up to prevent the generation of asymmetric PWM pulses, eliminating the interference pulse.

When using the double buffering function, the CPU accesses the OCR3C buffer register, which disables the dual buffering function when the CPU accesses the OCR3C

OCR3CH-TC3 Output compare register C high byte

OCR3CH -TC3 Output compare register C high byte

| Address: | 0x9F    |                                                                                                          |                                                                                |                                                                                                                                | Defa                                                                                             | ılt: 0x00                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                              |         |
|----------|---------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------|
| Bit      | 7       | 6                                                                                                        | 5                                                                              | 4                                                                                                                              | 3                                                                                                | 2                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                            |         |
| Name     | OCR3CH7 | OCR3CH6                                                                                                  | OCR3CH5                                                                        | OCR3CH4                                                                                                                        | OCR3CH3                                                                                          | OCR3CH2                                                                            | OCR3CH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | OCR3CH0                                                      |         |
| R/W      | R/W     | R/W                                                                                                      | R/W                                                                            | R / W                                                                                                                          | R / W                                                                                            | R / W                                                                              | R / W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W                                                          |         |
| Bit      | Name    | description                                                                                              |                                                                                |                                                                                                                                |                                                                                                  |                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                              |         |
| 7: 0     | OCR3CH  | OCR3CL and O 16-bit OCR3C, OCR3C is conti Used to generat When using PW , Double bufferi Synchronize, th | e waveforms on OC  'M mode, the OCR. ing is disabled. Dou us preventing the ge | o form a 16-bit OCI te OCR3CH. When with the counter va C3C pins. C3C register uses a c ble buffering can u eneration of asymn | n reading 16-bit OC lue TCNT3. The co- louble buffered reg pdate the OCR3C to hetric PWM pulses, | CR3C, you should rompare match can be sister. While the non-register with the cou- | ead OCR3CL first.  The used to generate the search of the | an output compare int<br>and match clear mode<br>inimum time | <br>ses |

#### DTR3L-TC3 dead time register low byte

DTR3L -TC3 dead time register low byte

| Address: 0x9C |        |                 |                     |                   |                   | Default: 0x00      |                     |                       |                  |  |  |
|---------------|--------|-----------------|---------------------|-------------------|-------------------|--------------------|---------------------|-----------------------|------------------|--|--|
| Bit           | 7      | 6               | 5                   | 4                 | 3                 | 2                  | 1                   | 0                     |                  |  |  |
| Name          | DTR3L7 | DTR3L6          | DTR3L5              | DTR3L4            | DTR3L3            | DTR3L2             | DTR3L1              | DTR3L0                |                  |  |  |
| R/W           | R/W    | R / W           | R / W               | R/W               | R / W             | R / W              | R / W               | R/W                   |                  |  |  |
| Bit           | Name   | description     |                     |                   |                   |                    |                     |                       |                  |  |  |
|               |        | Dead time regis | ter low byte.       |                   |                   |                    |                     |                       |                  |  |  |
| 7: 0          | DTR3L  | When the DTE    | N3 bit is high, OC. | 3A and OC3B are o | complementary out | puts, and the dead | time inserted on th | e OC3A output is dete | ermined by DTR3L |  |  |
|               |        | Count clock dec | cision.             |                   |                   |                    |                     |                       |                  |  |  |

- 159 -

## Page 167

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### DTR3H-TC3 dead time register high byte

DTR3H -TC3 dead time register high byte

| Address: 0x9D |        |                 |                     |                 |                   | Default: 0x00      |                     |                       |                  |  |
|---------------|--------|-----------------|---------------------|-----------------|-------------------|--------------------|---------------------|-----------------------|------------------|--|
| Bit           | 7      | 6               | 5                   | 4               | 3                 | 2                  | 1                   | 0                     |                  |  |
| Name          | DTR3H7 | DTR3H6          | DTR3H5              | DTR3H4          | DTR3H3            | DTR3H2             | DTR3H1              | DTR3H0                |                  |  |
| R / W         | R / W  | R / W           | R/W                 | R / W           | R / W             | R / W              | R / W               | R / W                 |                  |  |
| Bit           | Name   | description     |                     |                 |                   |                    |                     |                       |                  |  |
|               |        | Dead time regis | ter high byte.      |                 |                   |                    |                     |                       |                  |  |
| 7: 0          | DTR3H  | When the DTE    | N3 bit is high, OC. | 3A and OC3B are | complementary out | puts, and the dead | time inserted on th | ne OC3B output is det | ermined by DTR3H |  |
|               |        | Count clock dea | cision.             |                 |                   |                    |                     |                       |                  |  |

## TIMSK3-TC3 interrupt mask register

TIMSK3 - TC3 interrupt mask register

| Address: 0x7 | 71 |   |       | Default: 0x00 |        |        |        |       |  |  |
|--------------|----|---|-------|---------------|--------|--------|--------|-------|--|--|
| Bit          | 7  | 6 | 5     | 4             | 3      | 2      | 1      | 0     |  |  |
| Name         | -  | - | ICIE3 | -             | OCIE3C | OCIE3B | OCIE3A | TOIE3 |  |  |
| R / W        | -  | - | R/W   | -             | R / W  | R/W    | R/W    | R/W   |  |  |

| Bit  | Name   | description                                                                                                                                 |
|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 7: 6 | -      | Keep it.                                                                                                                                    |
|      |        | TC3 input capture interrupt enable control bit.                                                                                             |
| 5    | ICIE3  | When the ICIE3 bit is "1" and the global interrupt is set, the TC3 input capture interrupt is enabled. When the input capture trigger,      |
| 3    | ICIES  | That is, the ICF3 flag of TIFR3 is set and the interrupt occurs.                                                                            |
|      |        | When the ICIE3 bit is "0", the TC3 input capture interrupt is disabled.                                                                     |
| 4    | -      | Keep it.                                                                                                                                    |
|      |        | TC3 Output Compare C Match Interrupt Enable bit.                                                                                            |
| 3    | OCIE3C | When the OCIE3C bit is "1" and the global interrupt is set, the TC3 output compares the C match interrupt enable. When a match match occurs |
| 3    | OCIESC | , The interrupt is generated when the OCF3C bit in TIFR3 is set.                                                                            |
|      |        | When the OCIE3C bit is "0", the TC3 output compare C match interrupt is disabled.                                                           |
|      |        | TC3 Output Compare B Match Interrupt Enable bit.                                                                                            |
| 2    | OCIE3B | When the OCIE3B bit is "1" and the global interrupt is set, the TC3 output compares the B match interrupt enable. When a match match occurs |
| 2    | ОСПЕЗВ | , The interrupt is generated when the OCF3B bit in TIFR3 is set.                                                                            |
|      |        | When the OCIE3B bit is "0", the TC3 output compare B match interrupt is disabled.                                                           |
|      |        | TC3 Output Compare A Match Interrupt Enable bit.                                                                                            |
| 1    | OCIE3A | When the OCIE3A bit is "1" and the global interrupt is set, the TC3 output compares the A match interrupt enable. When a match match occurs |
| 1    | OCIESA | , That is, when the OCF3A bit in TIFR3 is set, the interrupt is generated. When the OCIE3A bit is "0", the TC3 output compares A            |
|      |        | Match interrupt is disabled.                                                                                                                |
|      |        | TC3 overflow interrupt enable bit.                                                                                                          |
| 0    | TOIE3  | When the TOIE3 bit is "1" and the global interrupt is set, the TC3 overflow interrupt is enabled. When TC3 overflows, that is, TIFR3        |
|      |        | The TOV3 bit is set when the interrupt is generated. When the TOIE3 bit is "0", the TC3 overflow interrupt is disabled.                     |

- 160 -

## Page 168

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## TIFR3-TC3 interrupt flag register

TIFR3 - TC3 interrupt flag register

| Address: 0: | x38   |                     |                    |                | Default: 0x       | :00                |                   |                                        |            |
|-------------|-------|---------------------|--------------------|----------------|-------------------|--------------------|-------------------|----------------------------------------|------------|
| Bit         | 7     | 6                   | 5                  | 4              | 3                 | 2                  | 1                 | 0                                      |            |
| Name        | -     | -                   | ICF3               | -              | -                 | OCF3B              | OCF3A             | TOV3                                   |            |
| R / W       | -     | -                   | R/W                | -              | -                 | R / W              | R / W             | R/W                                    |            |
| Bit         | Name  |                     |                    |                | description       |                    |                   |                                        |            |
| 7: 6        | -     | Keep it.            |                    |                |                   |                    |                   |                                        |            |
|             |       | Enter the capture i | flag.              |                |                   |                    |                   |                                        |            |
|             |       | The ICF3 flag is s  | et when an input   | capture event  | occurs. When      | ICR3 is used as    | the TOP value     | of the count,                          |            |
| 5           | ICF3  | When the value re   | aches the TOP v    | alue, the ICF3 | flag is set. If I | CIE1 is "1" and    | the global inte   | rrupt flag is set,                     |            |
|             |       | Will generate an in | nput capture inter | rupt. ICF3 is  | automatically o   | cleared when wr    | iting to this int | errupt service routine or written to I | CF3 bit    |
|             |       | "1" can also be cle | eared to this bit. |                |                   |                    |                   |                                        |            |
| 4           | -     | Keep it.            |                    |                |                   |                    |                   |                                        |            |
|             |       | Output compare th   | ne C match flag.   |                |                   |                    |                   |                                        |            |
|             |       | When TCNT3 is e     | equal to OCR3C,    | the compariso  | on unit gives the | e match signal a   | nd sets the con   | npare flag OCF3C.                      |            |
| 3           | OCF3C | If the output comp  | are interrupt ena  | ble OCIE3C is  | s "1" and the gl  | lobal interrupt fl | ag is set, the o  | utput ratio                            |            |
|             |       | More interrupted.   | OCF3C will be o    | leared automa  | tically when th   | ne interrupt servi | ice routine is e  | xecuted, or "1" for OCF3C bits can     | be cleared |
|             |       | Zero this bit.      |                    |                |                   |                    |                   |                                        |            |
|             |       | Output Compare I    | 3 match flag.      |                |                   |                    |                   |                                        |            |
|             |       | When TCNT3 is e     | qual to OCR3B,     | the compare u  | mit gives the m   | natch signal and   | sets the compa    | re flag OCF3B.                         |            |
| 2           | OCF3B | If the output comp  | are interrupt ena  | ble OCIE3B is  | s "1" and the gl  | lobal interrupt fl | ag is set, the o  | utput ratio                            |            |
|             |       | More interrupted.   | OCF3B will be o    | leared automa  | tically when th   | nis interrupt serv | ice routine is e  | xecuted, or "1" for OCF3B bits can     | be cleared |
|             |       | Zero this bit.      |                    |                |                   |                    |                   |                                        |            |
|             |       | Output Compare A    | A match flag.      |                |                   |                    |                   |                                        |            |

When TCNT3 is equal to OCR3A, the compare unit gives the match signal and sets the compare flag OCF3A.

If the output compare interrupt enable OCIE3A is "1" and the global interrupt flag is set, the output ratio

More interrupted. OCF3A will be cleared automatically when the interrupt service routine is executed, or "1" for OCF3A bit can be cleared zero this bit.

Overflow flag.

When the counter overflows, set the overflow flag TOV3. If the overflow interrupt enable TOIE3 is "1"

And the global interrupt flag is set, an overflow interrupt is generated. TOV3 will be executed when this interrupt service routine is executed It is also possible to clear this bit by clearing it or writing "1" to the TOV3 bit.

- 161 -

# Page 169

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# Synchronous Serial Peripheral Interface (SPI)

- Full-duplex, three-wire synchronous data transmission
- Host or slave operation
- The least significant or most advanced bit is transmitted first
- 7 programmable bit rates
- Send end interrupt flag
- Write conflict flag protection mechanism
- wake-up from idle mode
- The host operation has speed mode
- Supports host two-wire input mode
- $\bullet$  There are 4 cache registers for input / output

# Summary

SPI mainly consists of three parts: clock prescaler, clock detector, slave select detector, transmitter and receiver Device.



TX Shift Pin Mux MOSI

#### SPI structure diagram

The control and status registers are shared by these three parts. The clock prescaler works only in the master operating mode by bit

Rate control bit to select the division factor, resulting in the corresponding frequency division clock, the output to the SPCK pin. Clock detector only

Work in slave operation mode, detect the clock edge input from the SPCK pin, according to the SPI data transfer mode

Send and receive shift register for shift operation. The slave selection detector detects the slave selection signal SPSS

- 162 -

### **Page 170**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Transmission status to control the operation of the transmitter and receiver. The transmitter consists of a shift register and transmit control logic.

The receiver consists of a shift register, four receive buffers, and receive control logic.

### Clock generation

Clock generation logic is divided into host clock prescaler and slave clock detector, respectively, in the host operation and from the machine Mode. The clock prescaler selects the division factor from the bit rate control bit and the speed control bit, resulting in the corresponding frequency division Clock (a total of 7 kinds of optional frequency division coefficient, see the register description for details), output to the SPCK pin for communication Clock, while providing a shift clock for the internal transmit and receive shift registers. The clock detector performs edge on the input clock SPCK Along the detection, according to the SPI data transfer mode on the transmitter and receiver shift operation. To ensure positive for the clock signal Sampling, SPCK clock high and low width must be greater than 2 system clock cycles.

#### Send and receive

The SPI module supports both simultaneous transmission and reception in single-wire mode, and only supports dual-line reception in dual-line mode.

# Single line send and receive

SPI host will need to communicate from the slave select signal SPSS pulled low, you can start a transmission process. Host and slave

Will need to transfer the data ready, the host clock signal SPCK generate clock pulses to exchange data, the host data

Removed from the MOSI, moved from the MISO, the slave data from the MISO removed, moved from the MOSI, after the exchange of data after the host

Pull the SPSS signal to complete the communication.

When configured as a master, the SPI module does not control the SPSS pin and must be handled by the user software. Software pulls down SPSS

Pin, select the slave to communicate, start the transmission. The software will need to transfer the data to the SPDR register when it is started

Clock generator, the hardware generates the clock of the communication, and moves the 8-bit data out of the slave, while moving the slave data into the slave. Shift

After a byte of data, the clock generator is stopped and the transmit completion flag SPIF is set. The software can write the data again

SPDR register to continue transmitting the next byte, or you can pull the SPSS signal to end the current transfer. The last number

Will be stored in the receive buffer.

When configured as a slave, the SPI module will remain asleep as long as the SPSS signal is always high and keep the MISO

Feet for the three states. The software can update the contents of the SPDR register. Even if there is an input clock pulse on the SPCK pin at this time,
SPDR data will not be removed until the SPSS signal is pulled low. When a byte of data is transferred, the hardware is done

Set the transmission completion flag SPIF. At this point the software to read the data before moving to the SPDR register to continue to write data,
The last incoming data will be stored in the receive buffer.

The SPI module has only four buffers in the transmit direction and four buffers in the receive direction. When sending data, when the hair When the buffer is in the non-full state (ie, the transmit buffer full flag WRFULL bit is low), the SPDR register Write operation. And when receiving data, when the receive buffer is non-empty state (ie, receive buffer empty flag RDEMPT Bit is low), you can read the received characters by accessing the SPDR register.

## Host two-wire reception

SPI module two-line mode is only effective in the host operating mode, and the single-line mode is different MOSI and MISO are For the host to receive data, each SPCK clock pulse simultaneously receives 2 bits of data (the data on the MISO line is

- 163 -

# Page 171

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Before the data on the MOSI line is on), after receiving the two bytes of data, the hardware sets the transmission completion flag SPIF, the data Saved to the receive buffer and shift register. At this point the software must read the SPDR register twice to get the two received Byte of data. It should be noted that, although the two-line mode, the host does not send data to the slave, the software still need to SPDR Register write data to start the clock generator to generate the communication clock, write once the SPDR register to receive two bytes The data.

### Data pattern

Single-line mode, SPI relative to the serial data, there are four SPCK phase and polarity combination, by the CPHA and CPOL To control, as shown in the following table.

CPHA and CPOL Select the data transfer mode

| CPOL | CPHA | Starting along          | End the edge            | SPI mode |
|------|------|-------------------------|-------------------------|----------|
| 0    | 0    | Sampling (rising edge)  | Set (falling edge)      | 0        |
| 0    | 1    | Set (rising edge)       | Sampling (falling edge) | 1        |
| 1    | 0    | Sampling (falling edge) | Set (rising edge)       | 2        |
| 1    | 1    | Set (falling edge)      | Sampling (rising edge)  | 3        |

When CPHA = 0, the data samples and set the clock edge as shown below:

SPCK (CPOL = 0)

SPCK (CPOL = 1)

MISO / MOSI Sample

MOSI Setup

MISO Setup

SPSS

MSB First (DORD = 0)

MSB Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 LSB
LSB First (DORD = 1)

LSB Bit 1 Bit 2 Bit 3 Bit 4 Bit 5 Bit 6 MSB

CPHA is "0" when SPI data transfer mode

When CPHA = 1, the data samples and set the clock edge as shown below:

SPCK (CPOL = 0)

SPCK (CPOL = 1)

MISO / MOSI Sample

MOSI Setup

MISO Setup

SPSS

MSB First (DORD = 0)

MSB Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 LSB

LSB First (DORD = 1)

LSB Bit 1 Bit 2 Bit 3 Bit 4 Bit 5 Bit 6 MSB

- 164 -

Page 172

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

CPHA is "1" when SPI data transfer mode

Two-wire mode, MISO and MISO are used as host input, data sampling time is still determined by the data transmission mode, mining The way we look like this:

> MISO / MOSI Sample MSB First (DORD = 0) MISO Bit 5 Bit 3 Bit 1 MSB MOSI LSB LSB First (DORD = 1) MISO LSB Bit 2 Bit 4 Bit 6 LSB MOSI

> > Bit mode when the DUAL is "1" when the SPI data sampling mode

### SPSS pin function

When configured as a slave, the slave select signal SPSS pin is always used as input. When the SPSS pin remains low, the SPI is connected

The port is activated, the MISO pin becomes the output pin (the software performs the corresponding port configuration), and the other pins are input. When SPSS

When the pin is held high, the SPI module is reset and no longer receives data. The SPSS pin is very synchronous for packet / byte synchronization

It is useful to synchronize the slave's bit counter with the host's clock generator. When SPSS is pulled high, the SPI slave is immediately reset

Receive and send logic, and discard the incomplete data in the shift register.

When configured as a host, the user software can determine the direction of the SPSS pin.

If SPSS is configured as an output, it can be used to drive the slave's SPSS pin. If SPSS is configured as an input, it must be maintained

High to ensure the normal work of the host. When configured as a master and the SPSS pin is an input, the external circuit pulls down the SPSS pin

, The SPI module will consider another host to choose itself as a slave and start transmitting data. In order to prevent bus conflicts,

The SPI module will perform the following actions:

- 1. Clear the MSTR bit in the SPCR register, convert to slave, so MOSI and SPCK become input;
- 2. Set the SPIF bit in the SPSR register. If the interrupt is enabled, an SPI interrupt is generated.

Therefore, the use of interrupt mode to deal with SPI host data transmission, and there is the possibility of being pulled down SPSS, the interrupt service The program should check whether the MSTR bit is "1". If cleared, the software must set it to re-enable SPI master mode.

### SPI initialization

The SPI is first initialized before communication is performed. The initialization process usually includes the choice of host slave operation, data transfer. The setting of the input mode, the selection of the bit rate, and the direction control of the respective pins. Where the host and slave operate under the pin side. The controls are different, as shown in the following table:

| Pi | n direc | tion | coı | ntrol |
|----|---------|------|-----|-------|
|    |         |      |     |       |

| Pin  | The direction of the host mode | Slave mode direction     |
|------|--------------------------------|--------------------------|
|      |                                |                          |
| MOSI | User software definition       | enter                    |
| MISO | enter                          | User software definition |
| SPCK | User software definition       | enter                    |
| SPSS | User software definition       | enter                    |
|      |                                |                          |

- 165 -

## **Page 173**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### SPI host initialization

The SPI host mode initialization process is as follows:

- $1. \ Set \ the \ MSTR \ bit, set \ the \ bit \ rate \ selection \ control \ bit, \ data \ transfer \ mode, \ data \ transfer \ order, \ interrupt \ enable \ or \ not,$ 
  - As well as double-line enabled or not;
- 2. Set the MOSI and SPCK pins to output;
- 3. Set the SPE bit.

In host mode, the SPSS pin can be set to output when the SPI module is not desired to be used as a slave by another host.

### SPI slave initialization

The SPI slave mode initialization process is as follows:

- 1. Clear the MSTR bit, set the data transfer mode, data transfer order, interrupt enable or not;
- 2. Set the MISO pin to output;
- 3. Set the SPE bit.

# Register definition

| SPI register list |         |          |                      |  |  |
|-------------------|---------|----------|----------------------|--|--|
| register          | address | Defaults | description          |  |  |
| SPCR              | 0x4C    | 0x00     | SPI control register |  |  |
| SPSR              | 0x4D    | 0x00     | SPI status register  |  |  |
| SPDR              | 0x4E    | 0x00     | SPI data register    |  |  |
| SDFR              | 0x39    | 0x00     | SPI buffer register  |  |  |
|                   |         |          |                      |  |  |

### SPCR - SPI control register

SPCR - SPI control register

| Address: 0x | 4C   |     | Default: 0x00 |      |      |      |      |      |  |
|-------------|------|-----|---------------|------|------|------|------|------|--|
| Bit         | 7    | 6   | 5             | 4    | 3    | 2    | 1    | 0    |  |
| Name        | SPIE | SPE | DORD          | MSTR | CPOL | CPHA | SPR1 | SPR0 |  |
| R/W         | R/W  | R/W | R/W           | R/W  | R/W  | R/W  | R/W  | R/W  |  |

### Bit Name Description

SPI interrupt enable bit.

The SPI interrupt is enabled when the SPIE bit is set to "1". When the SPIF is located in the SPSR register Bit is set and the global interrupt is enabled, an SPI interrupt is generated.

When the SPIE bit is set to "0", the SPI interrupt is disabled.

DI anabla bit

The SPI module is enabled when the SPE bit is set to "1". It must be set before any SPI operation SPE

Bit SPE.

When the SPE bit is set to "0", the SPI module is disabled.

Data order control bit.

When the DORD bit is set to "1", the LSB of the data is transmitted first.

- 166 -

## Page 174

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When the DORD bit is set to "0", the MSB of the data is transmitted first.

Host Slave Selects the control bit.

When the MSTR bit is set to "1", the host mode is selected.

4 MSTR When the MSTR bit is set to "0", the slave mode is selected.

In master mode, when the SPSS pin is configured as an input and is pulled low, the MSTR bit is cleared and bits

The SPIF in the SPSR register is set and the user must reset the MSTR into host mode.

Clock polarity control bit.

When the CPOL bit is set to "1", SPCK is high in the idle state.

When the CPOL bit is set to "0", SPCK is low in the idle state.

3 CPOL | CPOL | Starting along | End the edge |
| 0 | Rising edge | Falling edge |
| 1 | Falling edge | Rising edge | Rising edge |

2 CPHA clock phase control bit.

When the CPHA bit is set to "1", the start edge sets the data and ends the edge of the sampled data.

When the CPHA bit is set to "0", the start edge is sampled and the edge edge sets the data.

CPHA Starting along End the edge 0 sampling Set up 1 Set up sampling

1 SPR1 clock rate select bit 1.

SPR1 and SPR0 are used to select the SPI transfer clock rate. For specific control methods see SPCK and

System clock relationship table.

0 SPR0 clock rate select bit 0.

SPR1 and SPR0 are used to select the SPI transfer clock rate. For specific control methods see SPCK and

System clock relationship table.

SPSR - SPI status register

SPSR - SPI status register

| Address: 0x4D |      |      |   | Default: 0x00 |   |      |   |       |
|---------------|------|------|---|---------------|---|------|---|-------|
| Bit           | 7    | 6    | 5 | 4             | 3 | 2    | 1 | 0     |
| Name          | SPIF | WCOL | - | -             | - | DUAL | - | SPI2X |
| R/W           | R    | R    | R | R             | R | R/W  | R | R/W   |
| Initial       | 0    | 0    | 0 | 0             | 0 | 0    | 0 | 0     |

Bit Name Description

SPI interrupt flag.

After the serial transmission is set, the SPIF flag is set. In host mode, the SPSS pin is configured as input and

7 SPIF When pulled low, SPIF will also be set. If the SPIE bit of the SPCR register and the global interrupt

The enable bit is set and the SPI interrupt is generated. The SPIF bit is cleared automatically after entering the interrupt service routine

Zero, or clear the SPIF bit by first reading the SPSR register and then accessing the SPDR register.

Write conflicting flag.

6 WCOL Writing to the SPDR register during data transfer will set the WCOL bit. WCOL bit can pass

Read the SPSR register first and then access the SPDR register to clear it.

- 167 -

# Page 175

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

5 - Keep it.

4 - Keep it.

3 - Keep it.

Two-wire mode control bit.

When the DUAL bit is set to "1", the SPI 2-wire transmission mode is enabled.

 $2\ DUAL \\ \ When the DUAL\ bit is\ set\ to\ "0",\ the\ SPI\ 2-wire\ transfer\ mode\ is\ disabled.$ 

The two-wire transmission mode is valid only in SPI master mode, and MISO and MOSI are used as host numbers

According to the input, the data transmission mode is described in the host double line receiving and data mode section description.

1 - Keep it.

SPI speed control bit.

0 SPI2X When the SPI2

When the SPI2X bit is set to "1", the SPI transmission speed is doubled.

When the SPI2X bit is set to "0", the SPI transmission speed is not doubled.

Refer to SPCK and the system clock for the specific control mode.

The following table shows the relationship between SPCK and the system clock.

# The relationship between SPCK and the system clock

| SPI2X | SPR1 | SPR0 | SPCK frequency   |
|-------|------|------|------------------|
| 0     | 0    | 0    | $f_{sys} / 4$    |
| 0     | 0    | 1    | $f_{sys}  /  16$ |
| 0     | 1    | 0    | $f_{sys}  /  64$ |
| 0     | 1    | 1    | $f_{sys}/128$    |
| 1     | 0    | 0    | $f_{sys}/2$      |
| 1     | 0    | 1    | $f_{sys} / 8$    |
| 1     | 1    | 0    | $f_{sys}  /  32$ |
| 1     | 1    | 1    | $f_{sys}/64$     |

## SPDR - SPI data register

Device.

SPDR - SPI data register

Address: 0x4E Default: 0x00 Bit 3 6 5 4 2 0 Name SPDR7 SPDR6 SPDR5 SPDR4 SPDR3 SPDR2 SPDR1 SPDR0 R/W R/WR/WR/WR/WR/W R/WR/WR/W Bit Name description SPI sends and receives data. SPI sends data and receives data to share SPI data register SPDR. Write data to SPDR 7: 0 SPDR That is, the write data shift register, read data from the SPDR read the receive data buffer

- 168 -

# **Page 176**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# SPFR - SPI buffer register

SPFR - SPI buffer register

| Addres  | s: 0x39   |                                                                                                 |                                                                                                                   |                 | Default: 0       | x00            |                |                    |                         |  |
|---------|-----------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|------------------|----------------|----------------|--------------------|-------------------------|--|
| Bit     | 7         | 6                                                                                               | 5                                                                                                                 | 4               | 3                | 2              | 1              | 0                  |                         |  |
| Name    | RDFULI    | RDEMPT                                                                                          | RDPTR1                                                                                                            | RDPTR0          | WRFULL           | WREMPT         | WRPTR1         | WRPTR0             |                         |  |
| R/V     | V R       | R / W                                                                                           | R                                                                                                                 | R               | R                | R/W            | R              | R                  |                         |  |
| Bit Nar | ne        | description                                                                                     |                                                                                                                   |                 |                  |                |                |                    |                         |  |
|         |           | Receive buffer                                                                                  | full flag.                                                                                                        |                 |                  |                |                |                    |                         |  |
|         |           | When the data                                                                                   | in the receiv                                                                                                     | e buffer reac   | hes four byte    | es, the RDFU   | JLL bit is hig | gh indicating tha  | t the receive buffer    |  |
| 7       | RDFULL    | When the devi                                                                                   | ce is full, the                                                                                                   | e interrupt fla | ig is set at the | e same time.   |                |                    |                         |  |
|         |           | When the data                                                                                   | in the receiv                                                                                                     | e buffer is le  | ess than four    | bytes, the RI  | OFULL bit is   | low, indicating    | that the receive buffer |  |
|         |           | The device is i                                                                                 | not full.                                                                                                         |                 |                  |                |                |                    |                         |  |
|         |           | Receive buffer                                                                                  | empty flag.                                                                                                       |                 |                  |                |                |                    |                         |  |
|         |           | When no data                                                                                    | is received,                                                                                                      | the RDEMPT      | Γ bit is high,   | indicating the | at the receive | e buffer is empty  | I.                      |  |
|         |           | When the data                                                                                   | is received,                                                                                                      | it will be sto  | red in the rec   | eive buffer, l | RDEMPT bi      | t is low, indicati | ng that the receiver    |  |
| ( DD    | EMPT      | The MCU can be read by the SPDR register to read the receive buffer                             |                                                                                                                   |                 |                  |                |                |                    |                         |  |
| 6 KD.   | EMPI      | data.                                                                                           |                                                                                                                   |                 |                  |                |                |                    |                         |  |
|         |           | When the RDEMPT bit is set (write 1), the receive buffer address is reset to zero.              |                                                                                                                   |                 |                  |                |                |                    |                         |  |
|         |           | When the RDEMPT bit and the WREMPT bit are set at the same time, the receive buffer address and |                                                                                                                   |                 |                  |                |                |                    |                         |  |
|         |           | The receive shift register pointer will be reset to zero.                                       |                                                                                                                   |                 |                  |                |                |                    |                         |  |
| 5       | RDPTR1 re | ceives the buffe                                                                                | r address hig                                                                                                     | h.              |                  |                |                |                    |                         |  |
|         |           | Receive buffer                                                                                  | address low                                                                                                       | <i>'</i> .      |                  |                |                |                    |                         |  |
| 4       | RDPTR0    | When the SPDR register is read, the MCU will read from the receive buffer                       |                                                                                                                   |                 |                  |                |                |                    |                         |  |
| 4       | KDFTKU    | Of the data, while receiving the buffer address will be accumulated.                            |                                                                                                                   |                 |                  |                |                |                    |                         |  |
|         |           | When the RDEMPT bit is set (write 1), the receive buffer address is reset to zero.              |                                                                                                                   |                 |                  |                |                |                    |                         |  |
|         |           | Send buffer full flag.                                                                          |                                                                                                                   |                 |                  |                |                |                    |                         |  |
|         |           | When the data                                                                                   | When the data in the transmit buffer reaches four bytes, the WRFULL bit is high, indicating that the transmit     |                 |                  |                |                |                    |                         |  |
| 3       | WRFULL    | When the pun                                                                                    | ch is full, the                                                                                                   | interrupt fla   | g SPIF is set.   |                |                |                    |                         |  |
|         |           | When the data                                                                                   | When the data in the transmit buffer is less than four bytes, the WRFULL bit is low, indicating that the transmit |                 |                  |                |                |                    |                         |  |
|         |           | Punch is not fu                                                                                 | ıll.                                                                                                              |                 |                  |                |                |                    |                         |  |
|         |           | Send buffer en                                                                                  | npty flag.                                                                                                        |                 |                  |                |                |                    |                         |  |
|         |           | When the SPE                                                                                    | When the SPDR register is not written, or the data written to the transmit buffer has been sent                   |                 |                  |                |                |                    |                         |  |
|         |           | When finished                                                                                   | l, the WREM                                                                                                       | IPT bit is hig  | h, indicating    | that the trans | smit buffer is | s empty.           |                         |  |
| 2 WR    | EMPT      | When the SPD                                                                                    | R register is                                                                                                     | written, the    | transmit buff    | er address is  | accumulated    | d and the write b  | ouffer is sent          |  |
|         |           | When the data of the punch is not all sent, the receiving buffer has at least one byte of data, |                                                                                                                   |                 |                  |                |                |                    |                         |  |

The WREMPT bit is low, indicating that the transmit buffer is not empty.

When the WREMPT bit is set (write 1), the transmit buffer address is reset to zero.

1 WRPTR1 Transmit Buffer Address High.

Send buffer address low.

When writing to the SPDR register, the data in the SPDR will be written to the transmit buffer, 0 WRPTR0

While sending a buffer address will be accumulated.

When the WREMPT bit is set (write 1), the transmit buffer address is reset to zero.

- 169 -

# **Page 177**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# USART0 - Universal Synchronous / Asynchronous Serial Transceiver

- Full-duplex operation (independent serial receive and transmit registers)
- Asynchronous or synchronous operation
- Host or slave operation

High-precision baud rate generator

- Supports 5, 6, 7, 8, or 9 data bits and 1, or 2 stop bits
- Hardware-enabled parity generation and verification mechanisms
- Data overspeed detection
- Frame error detection
- Noise filtering, including erroneous start bit detection and digital low-pass filter
- Three independent interrupts: Transmit end interrupt, transmit data register empty interrupt, and receive end interrupt
- Multi-processor communication mode
- Asynchronous communication mode

# Summary



USART structure diagram

- 170 -

# Page 178

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The USART mainly consists of three parts: a clock generator, a transmitter and a receiver. The control and status registers are made up of these three sections

Share. The clock generator consists of the synchronization logic of the external input clock from the baud rate generator and the synchronous slave operating mode.

The XCK pin is used only for synchronous transfer mode. The transmitter includes a write data buffer, a serial shift register, and a parity occurs

And the control logic required to handle different frame formats. The write data buffer allows continuous transmission of data without being in the data frame

Between the introduction of delay. The receiver has a clock and data recovery unit for reception of asynchronous data. In addition to the recovery unit, receive

The device also includes parity, control logic, serial shift register and a two-stage receive buffer UDR. Receiver support with

The transmitter has the same frame format, and can detect frame errors, data overspeed and parity errors.

## Clock generation

The clock generation logic generates the base clock for the transmitter and receiver. The USART supports four modes of clock: normal asynchronous mode Type, speed asynchronous mode, host synchronization mode, and slave synchronization mode. The UCREL bit of USCRC is used to select synchronization Or asynchronous mode. The U2X bit of USCRA controls the speed enable in asynchronous mode. The XCK pin is valid only in synchronous mode The data direction register (multiplexed with IO) determines whether the clock source is generated internally (host mode) or externally (slave mode formula).

### Baud rate generator

The baud rate register UBRR and the down-count counter are connected together as a programmable prescaler or baud rate for the USART Generator. The descending counter operates under the system clock ( $f_{sys}$ ) and is automatically incremented when its count is zero or the UBRRL register is written The value of the UBRR register is set. When the count to zero to produce a clock, the clock as the baud rate generator output clock, The frequency is  $f_{sys}/(UBRR+1)$ .

The following table shows the formulas for calculating baud rates (bits per second) and UBRR values in various operating modes.

```
Operating mode Baud rate calculation formula (1) UBRR value calculation formula (1)

Asynchronous normal mode BAUD = f_{sys} / (16 * (UBRR + 1)) UBRR = f_{sys} / (16 * BAUD) - 1

Asynchronous speed mode BAUD = f_{sys} / (8 * (UBRR + 1)) UBRR = f_{sys} / (8 * BAUD) - 1

Synchronous host mode BAUD = f_{sys} / (2 * (UBRR + 1)) UBRR = f_{sys} / (2 * BAUD) - 1
```

### Description:

- 1. The baud rate is defined as the bit transfer rate (bps) per second;
- 2. BUAD is the baud rate, f sys is the system clock, and UBRR is the combination value of the baud rate register UBRRH and UBRRL.

## Speed mode of operation

By setting the U2RA bit in the UCSRA register, it is possible to double the transfer rate, which is valid only in asynchronous mode Set this bit to "0" in step mode.

Setting this bit will halve the division of the baud rate divider, effectively doubling the transfer rate of asynchronous communication. In this case

, The receiver uses only half the number of samples to sample and clock the data, requiring a more accurate baud rate Set and system clock. The transmitter does not change.

# External clock

The synchronous slave operating mode is driven by an external clock. The external clock passes through the sync register and the edge detector before being sent by the transmitter

- 171 -

# Page 179

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

And the receiver is used, this process will introduce the delay of the two system clocks, so the maximum external clock frequency of the external XCK is given by Formula Restrictions:

 $f_{XCK} < f_{sys} / 4$ 

Note that fsys has a system clock stability decision, in order to prevent data loss due to frequency drift, it is recommended to keep enough Margin.

## Synchronous clock operation

In synchronous mode, the XCK pin is used for clock input (slave mode) or clock output (master mode). Clock edge with

The basic rules governing the relationship between data sampling and data variation are the clock edge used for data input (RxD) sampling and data

The clock edge used by the output changes is reversed.

UCPOL = 1

UCPOL = 0

### XCK timing in synchronous mode

As shown in the figure above, when the UCPOL value is "1", the data output is changed on the falling edge of XCK, and the number of XCK rising edges

According to the sampling; when the UCPOL value is "0", the rising edge of the XCK changes the data output, the XCK on the falling edge of the data mining kind.

### Frame format

A serial data frame consists of a data word plus a sync bit (start bit and stop bit) and a parity bit for error correction.

The USART accepts the following 30 combinations of data frame formats:

- ♦ 1 start bit
- ♦ 5,6,7,8 or 9 data bits
- ♦ No parity, odd parity or even parity
- 1 or 2 stop bits

The data frame starts at the start bit, followed by the least significant bit of the data word, followed by the other data bits, with the highest bit of the data word Beam, the most successful transmission of 9-bit data. If parity is enabled, the parity bit will be followed by the data word, and finally the stop bit. when After a complete data frame is transmitted, the next new data frame can be transmitted immediately or the transmission line is idle (high Flat state). The following figure shows the possible data frame structure, and the bits in square brackets are optional.

- 172 -

# Page 180

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## USART frame structure

Description:

- 1) There is no data transmission on the IDLE communication line (RxD or TxD) and must be high when the line is idle
- 2) St start bit, always low
- 3) 0-8 data bits
- 4) P parity, odd parity or even parity
- 5) Sp stop bit, always high

The structure of the data frame is set by UCSZB and UCSZ [2: 0], UPM [1: 0] and USBS in the UCSRB register. Receive and send

Use the same settings. Any changes made may destroy the ongoing data transfer. Among them, UCSZ [2: 0] is determined The number of data bits of the data frame, UPM [1: 0] is used to enable and determine the type of parity, the USBS setting frame has one or two digits Bit. The receiver will ignore the second stop bit, so the frame error is detected only when the first end bit is "0".

#### Check bit calculation

The parity bit is calculated by XORing the bits of the data. If odd parity is selected, the XOR result needs to be reversed.

The relationship between the parity bit and the data bits is as follows:

$$P_{\text{the even}} = D_{n-..1} \oplus ... \oplus d_{..3} \oplus d_{.2} \oplus d_{..1} \oplus d_{.0} \oplus 0$$

$$P_{\text{ODD}} = D_{n-..1} \oplus ... \oplus d_{.3} \oplus d_{.2} \oplus d_{..1} \oplus d_{.0} \oplus 1$$

Description:

- 1) P even Even check results
- 2) P odd odd parity results
- 3) d nnth data bits

### The USART is initialized

The USART should be initialized before communication. The initialization process usually includes the baud rate setting, the frame structure

Set, and enable receivers or transmitters as needed. For interrupt-driven USART operations, clear the initialization

The global interrupt flag disables all interrupts of the USART.

When performing a re-initialization such as changing the baud rate or frame structure, it is necessary to ensure that no data is transmitted. TXC flag can be used

To detect whether the transmitter has completed all transmissions, the RXC flag can be used to detect whether there is data in the receive buffer

Read out. If the TXC flag is used for this purpose, it must be cleared before each data is sent (before writing the UDR register)

Zero TXC flag.

### Transmitter

Setting the TXEN bit of the UCSRB register will enable data transmission for the USART. Enable the general IO function of the TxD pin Replaced by the USART function, becomes the serial output of the transmitter. Send the data before setting the baud rate, working mode and Frame format. If the synchronous transmit mode is used, the clock signal applied to the XCK pin is the clock for data transmission.

#### Send 5 to 8 frames for data

Will need to send the data loaded into the send buffer to start the data sent. The CPU loads the number by writing to the UDR register according to. When the transmit register can send a new frame of data, the data in the buffer will be transferred to the shift register. When the shift register is in the idle state (no ongoing data transfer), or the last stop of the previous frame data. When the bit is sent, it will load the new data. Once the shift register has loaded the new data, it will pass in the established settings

- 173 -

## Page 181

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Lose a complete frame.

## A frame that sends 9-bit data

If the 9-bit data frame is sent, the ninth bit of the data should be written to the TXB8 bit in register UCSRB and then low

The bit data is written to the transmit data register UDR. The 9th bit data is used in the multi-machine communication to represent the address frame in synchronous communication.

Can be used for protocol processing.

## Send parity bit

The parity generation circuit generates the corresponding parity bit for the serial data frame. When the parity bit is enabled (UPM1 = 1), send control The logic circuit inserts the parity bit between the last bit of the data word and the first stop bit.

### Send flag and interrupt processing

 $The \ USART \ transmitter \ has \ two \ flags: the \ USART \ data \ register \ empty \ flag \ UDRE \ and \ the \ transmission \ end \ flag \ TXC, two$ 

Ambitions can be interrupted.

The data register empty flag UDRE is used to indicate whether the transmit buffer can write a new data. The bit is in the send buffer

When the space is set to "1", the full time is set to "0". When the UDRE bit is "1", the CPU can write a new number to the data register UDR According to and vice versa can not.

When the data register empty interrupt enable bit UDRIE in the UCSRB register is "1", as long as the UDRE is set (and global

Interrupt enable), the USART data register will generate an empty interrupt request. Writing a write to register UDR will clear the UDRE.

When data is transmitted in an interrupt mode, a new data must be written to the UDR in the data register empty interrupt service routine

To clear the UDRE, or to disable the data register from being interrupted. Otherwise once the interrupt service routine ends, a new one Break will be generated again.

When the entire data frame is shifted out of the transmit shift register and there is no new data in the transmit register, the transmit end flag

TXC will be set. When the transmit end interrupt enable bit, TXCIE (and global interrupt enable) on UCSRB, is set to "1"

The TXC flag is set and the USART transmit end interrupt will be executed. Once the interrupt service routine is entered, the TXC flag is the bit

Is cleared automatically, the CPU can also write "1" to this bit to clear.

#### Disable the transmitter

When TXEN is cleared, only after all the data have been sent to send the transmitter can be really prohibited, that is, send shift send

There is no data to be transferred in both the register and the transmit buffer register. After the transmitter is disabled, the TxD pin resumes its general purpose IO work
can.

### receiver

Set the receive enable bit (RXEN) of the UCSRB register to start the USART receiver. Enabled after the RxD pin is generic
The IO function is replaced by the USART function as the serial input of the receiver. Be sure to set up the data before receiving it
Baud rate, operating mode and frame format. If the synchronous receive mode is used, the clock on the XCK pin is used as the transmit clock.

### A frame that receives 5 to 8 bits of data

Once the receiver has detected a valid start bit, it begins to accept the data. Each bit of data after the start bit will be set Set the baud rate or XCK clock to receive until the first stop bit of a frame of data is received and the second stop bit is

- 174 -

# Page 182

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Receiver ignored. Each bit of data received is sent to the receive shift register. After receiving the first stop bit, the receiver Set the RXC bit in the receive data completion flag of the UCSRA register and transfer the complete data frame in the shift register. In the receive buffer, the CPU can obtain the received data by reading the UDR register.

# A frame that receives 9-bit data

If a 9-bit data frame is set, the register UCSRB must first be read before reading the lower 8-bit data from the UDR RXB8 bits to get the 9th bit of data. This rule also applies to the status flags FE, DOR, and PE. Read the UDR The memory cell changes the state of the receive buffer and changes the TXB8, FE, DOR, and PE that are also stored in the buffer Bit.

## Receive end flag and interrupt handling

The USART receiver has a flag: the receive end flag RXC, which indicates whether the receive buffer has an unread data. This bit is "1" and "0" when the receive buffer has data that is not read. If the receiver is disabled,

data. This off is 1 and 0 when the receive buffer has data that is not read. If the receiver is disabled

The receive buffer is refreshed and RXC is cleared.

Set the receive enable interrupt enable bit RXCIE after UCSRB, as long as the RXC flag is set (and the global interrupt is enabled)

The USART reception end interrupt is generated. When data is received using the interrupt mode, the data reception ends the interrupt service routine

The sequence must read the data from the UDR to clear the RXC flag, otherwise a new interrupt will be completed as soon as the interrupt handler ends Will produce.

## Receive error flag

The USART receiver has three error flags: frame error FE, data overflow DOR, and parity error PE. They are all located UCSRA register. The error flag is stored in the receive buffer along with the data frame. All the wrong signs can not be produced Interrupted.

The frame error flag FE indicates the state of the first stop bit of the next readable frame stored in the receive buffer. Stop bit is positive

(The value is "1"), the FE flag is "0", otherwise the FE flag is "1". This flag can be used to detect synchronization loss, transmission Broken, can also be used for protocol processing.

The data overflow flag DOR indicates that data loss is caused by the receive buffer. When the receive buffer is full, receive the shift
The data already exists in the register, and if a new start bit is detected at this time, a data overflow is generated. The DOR flag is set to that
Indicating that one or more data frames have been lost between the most recent read UDR and the next read UDR. When the data frame is successful
The DOR flag is cleared after shifting from the shift register to the receive buffer.

The parity error flag PE indicates that the next frame of data in the receive buffer has a parity error at reception. If no parity is enabled Check, PE is cleared.

### Parity checker

Setting the parity mode bit UPM1 will start the parity checker. The calibration mode (even parity or odd parity) is determined by UPM0 set. After the parity is enabled, the validator will calculate the parity of the input data and compare the result to the parity bit of the data frame. The check result will be stored in the receive buffer along with the data and stop bits. The CPU checks the received frame by reading the PE bit Whether there are parity errors. If the next data read from the receive buffer has a parity error, and the parity

Yes, the UPE is set and is always valid until the receive buffer UDR is read.

- 175 -

## Page 183

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Disable the receiver

It is forbidden for the receiver to function immediately compared to the transmitter. The data being received will be lost. Disable receiver (RXEN clear), The receiver will no longer occupy the RxD pin and the receive buffer will be refreshed.

## Asynchronous data reception

The USART has a clock recovery unit and a data recovery unit to handle asynchronous data reception. The clock recovery logic is used to synchronize from The RxD pin inputs the asynchronous serial data and the internal baud rate clock. Data recovery logic is used to collect data and pass low

The filter filters the input of each bit of data, thereby improving the receiver's anti-jamming performance. Asynchronous reception by the scope of work

Depending on the accuracy of the internal baud rate clock, the rate of the frame input, and the number of data bits contained in one frame.

## Asynchronous working range

The operating range of the receiver depends on the degree of mismatch between the received data rate and the internal baud rate. If the sender to
Too fast or too slow bit rate to transmit data, or the baud rate generated within the receiver does not have the same frequency, then the receiver
It can not be synchronized with the start bit. To ensure that the receiver does not miss the sampling of the next frame start bit, the data input rate and the internal
The baud rate of the receiver can not be too large, and the ratio between them is used to describe the baud rate error range. The following two tables are divided
Do not give the maximum permissible baud rate error range in normal mode and double speed mode.

# The maximum receiver baud rate error range in normal mode

| Data bit + parity bit length and | Maximum error range (%) | Recommended error range (%) |
|----------------------------------|-------------------------|-----------------------------|
| 5                                | + 6.7 / -6.8            | ± 3.0                       |
| 6                                | + 5.8 / -5.9            | ± 2.5                       |
| 7                                | + 5.1 / -5.2            | ± 2.0                       |
| 8                                | + 4.6 / -4.5            | ± 3.0                       |
| 9                                | + 4.1 / -4.2            | ± 1.5                       |
| 10                               | + 3.8 / -3.8            | ± 1.5                       |

# Maximum Receiver Baud Rate Error Range in Double Speed Mode

| Data bit + parity bit length and | Maximum error range (%) | Recommended error range (%) |
|----------------------------------|-------------------------|-----------------------------|
| 5                                | + 5.7 / -5.9            | ± 2.5                       |
| 6                                | + 4.9 / -5.1            | ± 2.0                       |
| 7                                | + 4.4 / -4.5            | ± 1.5                       |
| 8                                | + 3.9 / -4.0            | ± 1.5                       |

 $^{+3.5}_{10}$   $^{+3.5}_{+3.2}$   $^{-3.6}_{-3.3}$   $^{\pm}_{1.0}$   $^{10}$ 

As can be seen from the table, the baud rate in normal mode allows for a greater range of variation. The recommended baud rate error range is above Assume that the receiver and the transmitter have the same contribution to the maximum total error. Generates the receiver baud rate error There may be two reasons. First, the stability of the receiver system clock is related to the operating voltage and temperature. Using crystal to produce System clocks generally do not have this problem, but when using the internal oscillator, the system clock may be biased. The second reason The baud rate generator does not necessarily get the desired baud rate by dividing the system clock. At this time can be adjusted The value of UBRR makes the error as low as acceptable.

- 176 -

## Page 184

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Baud rate setting and introduction error

For standard crystal and resonator frequencies, the baud rate for actual communication in asynchronous mode can be calculated by the baud rate calculation formula.

The error between it and the commonly used baud rate can be calculated using the following formula:

Error [%] = 
$$(Baud_{real} / Baud - 1) * 100\%$$

Among them, Baud is the commonly used communication baud rate, Baud real is calculated by calculating the baud rate, into the baud rate meter Calculate the relationship between the baud rate error and the system clock f sys and the baud rate register UBRR value as follows:

Normal mode:

Error [%] = 
$$(f_{sys} / (16 * (UBRR + 1)) / Baud - 1) * 100\%$$

Speed mode:

Error 
$$[\%] = (f_{sys} / (8 * (UBRR + 1)) / Baud - 1) * 100\%$$

The baud rate error UBRR is obtained when the clock error on both sides of the communication is not considered, ie the system clock f sys is the standard clock. The relationship between the values. The following table shows the baud rate error for different UBRR values under the 16MHz system clock.

# $16\mbox{MHz}$ system clock to set the UBRR value generated by the error

|                 | $f_{sys} = 16.000MHz$ |              |                        |       |  |  |  |
|-----------------|-----------------------|--------------|------------------------|-------|--|--|--|
| Baud rate (bps) | Normal mo             | de (U2X = 0) | Speed mode $(U2X = 1)$ |       |  |  |  |
|                 | UBRR                  | error        | UBRR                   | error |  |  |  |
| 2400            | 416                   | -0.1%        | 832                    | 0.0%  |  |  |  |
| 4800            | 207                   | 0.2%         | 416                    | -0.1% |  |  |  |
| 9600            | 103                   | 0.2%         | 207                    | 0.2%  |  |  |  |
| 14.4K           | 68                    | 0.6%         | 138                    | -0.1% |  |  |  |
| 19.2K           | 51                    | 0.2%         | 103                    | 0.2%  |  |  |  |
| 28.8K           | 34                    | -0.8%        | 68                     | 0.6%  |  |  |  |
| 38.4K           | 25                    | 2.1%         | 34                     | -0.8% |  |  |  |
| 57.6K           | 16                    | 0.2%         | 51                     | 0.2%  |  |  |  |
| 76.8K           | 12                    | 0.2%         | 25                     | 0.2%  |  |  |  |
| 115.2K          | 8                     | -3.5%        | 16                     | 2.1%  |  |  |  |
| 230.4K          | 3                     | 8.5%         | 8                      | -3.5% |  |  |  |
| 250K            | 3                     | 0%           | 7                      | 0%    |  |  |  |
| 0.5M            | 1                     | 0%           | 3                      | 0%    |  |  |  |
| 1M              | 0                     | 0%           | 1                      | 0%    |  |  |  |

# Multiprocessor communication mode

The Multiprocessor Communication Mode (MPCM) bits of the UCSRA are set to filter the data frames received by the USART receiver. Frames with no address information will be ignored and will not be stored in the receive buffer. In a multiprocessor system, each processing The devices communicate via the same serial bus, which effectively reduces the number of data frames that require CPU processing. MPCM bit settings do not affect the work of the transmitter, but in the multi-processor communication system, its use will be with.

If the receiver receives a data frame length of 5 to 8 bits, the first stop bit is used to indicate that the current frame contains

Is data or address information. If the length of the data frame received by the receiver is 9 bits, then the number is determined by the 9th bit

According to the address information. If the frame type flag is "1", then this is the address frame, otherwise it is a data frame.

- 177 -

## Page 185

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

In multiprocessor communication mode, multiple slave processors are allowed to receive data from a host processor. First by decoding the address Frame to determine which address is addressed from the processor. The addressed slave processor will normally receive subsequent data while others The slave will ignore these data frames until the next address frame is received.

For a processor as a host, it can use the 9-bit data frame format and use the 9th bit of data to identify the frame format. In this communication mode, the slave processor must also operate in a 9-bit data frame format.

The following is the multi-processor communication mode for data exchange steps:

- 1. All slave processors are operating in multiprocessor communication mode (set MPCM);
- 2. The host processor sends an address frame, and all slave processors receive this frame. From the RXC bit of the processor UCSRA register
- 3. Each slave processor reads the contents of the UDR register and decodes the address frame to determine if it is selected. If checked, The MPCM bit in the UCSRA register is cleared and the MPCM is set to "1" and the next address is waited The arrival of the frame;
- 4. The addressed slave processor receives all the data frames until a new address frame is received. Not addressed from the office The processor ignores these data frames;
- 5. After receiving the last data frame from the processor, the MPCM bit is set and the next address frame is set arrival. And then repeat from the second step.

The frame format using 5 to 8 bits of data is possible, but it is impractical because the receiver must use n and n + 1 frames Format to switch between. Since the receiver and transmitter use the same character length setting, this setting allows full duplex operation It becomes very difficult. If you use frame format of 5 to 8 bits of data, the transmitter should set two stop bits, where the first The stop bit is used to determine the frame type.

# Register definition

## UCSRA - USART Control and Status Register A

| UCSRA - USART Control and Status Register A | 1 |
|---------------------------------------------|---|
|---------------------------------------------|---|

| Address: 0xC0 |     |     |      |    | Default |    |     |      |
|---------------|-----|-----|------|----|---------|----|-----|------|
| Bit           | 7   | 6   | 5    | 4  | 3       | 2  | 1   | 0    |
| Name          | RXC | TXC | UDRE | FE | DOR     | PE | U2X | MPME |
| R/W           | R   | R/W | R    | R  | R       | R  | R/W | R/W  |

Bit Name Description

Receive end flag.

When the value of RXC is "1", it indicates that there is unread data in the receive buffer. When the value of RXC

RXC When "0", it indicates that there is no unread data in the receive buffer. Receiver disabled when receiving The buffer is refreshed, causing RXC to be cleared. When the receive end interrupt enable bit, RXCIE, is "1"

, RXC can be used to generate a receive end interrupt.

Send the end flag.

TXC

TXC is set when the data in the transmit shift register is sent and the transmit buffer is empty. Executive The TXC is automatically cleared when the transmit end is interrupted, or it can be cleared by writing "1" to TXC.

TXC can be used to generate a transmit end interrupt when the transmit end interrupt enable bit, TXCIE, is "1".

- 178 -

Page 186

Data register empty flag.

When UDRE is "1", it indicates that the USART send data buffer is empty and can write data.

5 UDRE When the UDRE is "0", it indicates that the USART send data buffer is full and can not write data.

When the data register empty interrupt enable bit UDRIE is "1", UDRE can be used to generate data

The memory is empty.

Frame error flag.

When FE is "1", it indicates that the data received by the receive data buffer has a frame error, that is, the first

4 FE The stop bit is "0". When FE is "0", it indicates that the data received by the receive data buffer is not available

Frame error, ie the first stop bit is "1". FE is set to valid until UDR is read

take. When writing to UCSRA, FE will write "0".

Data overflow flag.

When the receive buffer is full (contains two data), there is data in the receive shift register.

DOR

At this point a new start bit is detected, a data overflow occurs, DOR is set, and is always active

UDR is read. When writing to UCSRA, DOR will write "0".

2 PE Parity error flag.

When the parity is enabled (UPM1 is "1"), and the received data frame in the receive buffer

There is a parity error, PE is set, has been valid until the UDR is read. On UCSRA

Write. PE this bit to write "0".

U2X speed transmit enable bit.

When U2X is "1", the transmission rate of the asynchronous communication mode is doubled. When U2X is "0", different The transmission rate of the step communication mode is the normal rate.

This bit is valid only in asynchronous operation mode and is cleared when the synchronous operation mode is used.

0 MPCM multiprocessor communication mode enable bit.

Setting the MPCM bit will start the multiprocessor communication mode. MPCM is set after the USART receiver Received input frames that do not contain address information will be ignored. The transmitter is not protected by MPCM Set the impact.

# UCSRB - USART Control and Status Register B

UCSRB - USART Control and Status Register B

| Address: 0xC1 |             |             |     | Default: 0x00 |      |       |      |      |  |  |
|---------------|-------------|-------------|-----|---------------|------|-------|------|------|--|--|
| Bit           | 7           | 6           | 5   | 4             | 3    | 2     | 1    | 0    |  |  |
| Name          | RXCIE       | TXCIE UDRIE |     | RXEN          | TXEN | UCSZ2 | RXB8 | TXB8 |  |  |
| R/W           | R/W         | R/W         | R/W | R/W           | R/W  | R/W   | R    | R/W  |  |  |
| Bit Name I    | Description |             |     |               |      |       |      |      |  |  |

Receive end interrupt enable bit.

7 RXCIE Set RXC interrupt and disable RXC interrupt after clearing. When RXCIE is "1", the global interrupt

Enable, the USART receive end interrupt can be generated when the RXC of the UCSRA register is "1".

The transmit end interrupt enable bit.

6 TXCIE Enable TXC interrupt after setting, disable TXC interrupt after clearing. When TXCIE is "1", the global interrupt

Enable, and the TXC of the UCSRA register is "1" to generate a USART transmit end interrupt.

Data register empty interrupt enable bit.

5 UDRIE Set to enable UDRE interrupt after clearing, disable UDRE interrupt after clearing. When UDRIE is "1", the global

The enable is enabled and the UDART of the UCSRA register is "1" to generate the USART data register empty

- 179 -

# Page 187

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Interrupted.

Receive enable bit.

4 RXEN Set the USART receiver after setting. The general purpose IO function of the RxD pin is received by the USART

generation. Disabling the receiver will refresh the receive buffer and invalidate the FE, DOR, and PE flags.

Send enable bit.

Set the USART transmitter after setting. The general IO function of the TxD pin is sent by the USART

generation. After TXEN is cleared, it will only be possible to wait until all data has been sent

USART sent.

Character length control bit 2.

2 UCSZ2 UCSZ2 is combined with UCSZ1: 0 of the UCSRC register to set the data contained in the data frame

The number of bits.

Receive data bit 8.

1 RXB8 When the data frame length is 9 bits, RXB8 is the most significant bit of the received data. Read the included UDR

Of the low 8-bit data before the first to read RXB8.

0 TXB8 When the data frame length is 9 bits, TXB8 is the most significant bit of the transmitted data. Write included in the UDR

Of the low 8-bit data before the first write TXB8.

## UCSRC - USART Control and Status Register C

UCSRC - USART Control and Status Register C

| Address                | : 0xC2   |                                                                                        |                                       |                             | Default: (     | 0x06           |          |     |  |  |  |
|------------------------|----------|----------------------------------------------------------------------------------------|---------------------------------------|-----------------------------|----------------|----------------|----------|-----|--|--|--|
| Bit                    | 7        | 6                                                                                      | 5                                     | 4                           | 3              | 2              | 1        | 0   |  |  |  |
| Name UMSEL1 UMSEL0 UPM |          |                                                                                        |                                       | UPM0 USBS UCSZ1 UCSZ0 UCPOL |                |                |          | L   |  |  |  |
| R / W                  | R/W      | R/W                                                                                    | R/W                                   | R/W                         | R/W            | R/W            | R/W      | R/W |  |  |  |
| Bit                    | Name     | description                                                                            |                                       |                             |                |                |          |     |  |  |  |
|                        |          | USART mode selection bit.                                                              |                                       |                             |                |                |          |     |  |  |  |
|                        |          | UMSEL selects synchronous or asynchronous operation mode.                              |                                       |                             |                |                |          |     |  |  |  |
|                        |          | UMS                                                                                    | EL                                    |                             |                | mode           |          |     |  |  |  |
| 7: 6 UM                | ISEL1: 0 | 0                                                                                      | 0 USART Asynchronous operation mode   |                             |                |                |          |     |  |  |  |
|                        |          | 1                                                                                      | 1 USART Synchronous mode of operation |                             |                |                |          |     |  |  |  |
|                        |          | 2                                                                                      |                                       |                             | SPI            | slave operatin | ng mode  |     |  |  |  |
|                        |          | 3                                                                                      |                                       |                             | SPI            | master operat  | ing mode |     |  |  |  |
|                        |          | Parity mode selection bit.                                                             |                                       |                             |                |                |          |     |  |  |  |
|                        |          | High UPM1 Select to enable or disable parity, low order UPM0 Select odd parity or even |                                       |                             |                |                |          |     |  |  |  |
|                        |          | check.                                                                                 |                                       |                             |                |                |          |     |  |  |  |
| 5: 4 UP                | M1· 0    | UPM1                                                                                   | : 0                                   |                             |                | mode           |          |     |  |  |  |
| 3.401                  | 1411.0   | 0                                                                                      |                                       |                             | Di             | Disable parity |          |     |  |  |  |
|                        |          | 1                                                                                      |                                       |                             |                | Keep it        |          |     |  |  |  |
|                        |          | 2                                                                                      |                                       | Enable even parity          |                |                |          |     |  |  |  |
|                        |          | 3                                                                                      |                                       | Enable odd parity           |                |                |          |     |  |  |  |
|                        |          | Stop bit sele                                                                          | ct bit. Selec                         | ct the number               | of bits for th | ne stop bit.   |          |     |  |  |  |
| 3                      | USBS     | USE                                                                                    | S                                     |                             | 5              | Stop bit numb  | er       |     |  |  |  |
|                        |          | 0                                                                                      |                                       | 1                           |                |                |          |     |  |  |  |

- 180 -

# Page 188

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Data frame character length selection bit.

UCSZ1: 0 is combined with UCSZ2 of the UCSRB register to set the data contained in the data frame

2

The number of bits.

|               | UCSZ2: 0 | Data frame length |
|---------------|----------|-------------------|
|               | 0        | 5 digits          |
| 2: 1 UCSZ1: 0 | 1        | 6 digits          |
|               | 2        | 7 digits          |
|               | 3        | 8 bits            |
|               | 4        | Keep it           |
|               | 5        | Keep it           |
|               | 6        | Keep it           |
|               | 7        | 9 digits          |

Clock polarity select bits.

In the USART synchronous operation mode, UCPOL sets the change and input of the output data

**Page 189** 

LGT8F88P LGT8F168P LGT8F328P The relationship between the sampling of the data and the synchronous clock XCK. Use asynchronous work mode with UCPOL has nothing to do with this bit UCPOL UCPOL Send data changes Receive data sampling 0 XCK rising edge The falling edge of XCK The falling edge of XCK XCK rising edge UBRRL - USART baud rate register low byte UBRRL - USART baud rate register low byte Address: 0xC4 Default: 0x00 Bit 5 0 Name UBRR7 UBRR6 UBRR5 UBRR3 UBRR3 UBRR2 UBRR1 UBRR0 R/WR/WR/W R/W R/W R/W R/W R/W R/WBit Name description The low byte portion of the USART baud rate register. 7: 0 UBRR [7: 0] The USART baud rate register contains UBRRL and UBRRH, which are used together To set the baud rate for communication UBRRH - USART baud rate register high byte UBRRH - USART baud rate register high byte Address: 0xC5 Default: 0x00 Bit 0 3 Name UBRR11 UBRR10 UBRR9 UBRR8 R/W R/W R/W Bit Name description 7:4 Keep it. - 181 -LGT8FX8P Series - Programming Manual 1.0.1 LogicGreen Technologies Co., LTD The high byte portion of the USART baud rate register. The USART baud rate register contains UBRRL and UBRRH, which are combined Used to set the baud rate for communication.  $UBRR = \{UBRR [11: 8], UBRRL\}$ 3: 0 UBRR [11: 8] Operating mode Baud rate calculation formula  $BAUD = f_{sys} / (16 * (UBRR + 1))$ Asynchronous normal mode Asynchronous speed mode  $BAUD = f_{sys} / (8 * (UBRR + 1))$ Synchronous host mode  $BAUD = f_{sys} / (2 * (UBRR + 1))$ UDR - USART data register UDR - USART data register

| Address: 0xC6 |     |      |             |      | Default: ( | 0x00 | 0    |      |  |  |  |
|---------------|-----|------|-------------|------|------------|------|------|------|--|--|--|
| Bit 7         |     | 6    | 5           | 4    | 3          | 2    | 1    | 0    |  |  |  |
| Name UDR7     |     | UDR6 | UDR5        | UDR4 | UDR3       | UDR2 | UDR1 | UDR0 |  |  |  |
| R/W           | R/W | R/W  | R/W         | R/W  | R/W        | R/W  | R/W  | R/W  |  |  |  |
| Bit Name      |     |      | description |      |            |      |      |      |  |  |  |

USART sends and receives data.

The USART transmit data buffer and the receive data buffer share the USART data register UDR.

Write data to UDR write data buffer, read data from UDR read receipt

Data buffer.

In the 5 to 8-bit data frame mode, the unused 9th bit is ignored by the transmitter, and the receiver

7: 0 UDR Set them to 0.

The transmit buffer can only be written when the UDRE flag of the UCSRA register is "1"

, Otherwise the operation of the transmitter will be wrong. When the transmit shift register is empty, the transmitter will put

The data in the transmit buffer is loaded into the transmit shift register, and the data is serially derived from the TxD Pin output

The receive buffer contains a two-stage FIFO that will change once the receive buffer is read Change its state.

- 182 -

# Page 190

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# USART0 - SPI operating mode

- Full-duplex operation, three-wire synchronous data transmission
- Host or slave operation
- Supports all four operating modes (modes 0, 1, 2 and 3)
- Low or high first transmission (configurable data transfer order)
- Queue operation (double buffer)

High resolution baud rate generator

# Summary

When the UCREL1 bit of the USCRC is set to "1", the SPI operating mode is enabled and is represented by USPI. This SPI module is three Line SPI operating mode, compared with the four-wire SPI mode, the lack of slave select line, the other three lines are consistent. USPI occupies USART resources, including sending and receiving shift registers and buffers, and baud rate generators. Parity generation

And check logic, data and clock recovery logic are invalid. The address of the control and status registers is the same, but is registered. The function of the bit will change with the need for the SPI operating mode.



TX Control

TX Shift Pin Mux TxD

### USART in SPI structure

## Clock generation

When the SPI is in host mode, it is necessary to provide a clock for communication, multiplexing the baud rate generator of the USART to generate this A clock. The clock is output from the XCK pin, so the XCK pin's data direction register (DDR XCK) must be set to

- 183 -

## Page 191

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

"1".

The clock frequency is determined by the following formula:

 $BAUD = f_{sys} / (2 * (UBRR + 1))$ 

When the SPI is operating in Slave mode, the communication clock is provided by the external host, input from the XCK pin, so the XCK pin The data direction register (DDR\_XCK) must be set to "0".

## SPI data mode and timing

SPI has four clock phase and polarity combination, there are control bits UCPHA and UCPOL to determine the specific control such as

The following table and the following figure:

|          |       | SPI operating mode |                      |                      |
|----------|-------|--------------------|----------------------|----------------------|
| SPI mode | UCPOL | UCPHA              | Starting along       | End the edge         |
| 0        | 0     | 0                  | Rising edge sampling | Falling edge setting |
| 1        | 0     | 1                  | Rising edge setting  | Down edge sampling   |
| 2        | 1     | 0                  | Down edge sampling   | Rising edge setting  |
| 3        | 1     | 1                  | Falling edge setting | Rising edge sampling |
|          |       |                    |                      |                      |

CDI amanatina anada

SPI operating mode icon

## Frame format

A serial frame of the SPI can start with the least significant bit or the most significant bit, ending with the most significant bit or the lowest bit, for a total of 8 bits of data. one After the end of the frame, you can immediately transfer the new frame, the end of the transmission can be pulled up the data line is idle.

### data transmission

SPI sets the TXEN bit of the UCSRB register to "1" to enable the transmitter. The TxD pin is occupied by the transmitter to send the serial output data. The receiver can not be enabled at this time.

SPI sets the RXEN bit in the UCSRB register to "1" to enable the receiver. The RxD pin is occupied by the receiver to receive the serial input

data. The transmitter must be enabled at this time.

Both SPI transmit and receive uses XCK as the transfer clock.

The SPI is first initialized before communication is performed. The initialization process usually includes the setting of the baud rate, the frame data bit

The setting of the transmission sequence, and the reception of the receiver or transmitter as needed. For interrupt-driven SPI operations, the initialization is done

- 184 -

### Page 192

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The global interrupt flag is cleared and all interrupts of the SPI are disabled.

When performing a re-initialization such as changing the baud rate or frame structure, it is necessary to ensure that no data is transmitted. TXC flag can be Used to detect whether the transmitter has completed all transmissions, the RXC flag can be used to detect whether there are still numbers in the receive buffer It is not read. If the TXC flag is used for this purpose, before each data is sent (before writing the UDR register)

The TXC flag must be cleared.

After initializing the SPI, write data to the UDR register to start the data transfer. Since the transmitter controls the transmission clock, Send and receive data are doing so. When sending a shift register ready to send a new frame of data, the transmitter is on

The data written to the UDR register is moved from the transmit buffer to the transmit shift register and sent out. to ensure that

The input buffer and the transmit data are synchronized, and the UDR register must be read once every byte of data has been transmitted. When made When data is spilled, the most recently received data will be lost, not the earliest received data.

### Send flag and interrupt

The SPI transmitter has two flags: the SPI data register empty flag UDRE and the transmission end flag TXC, both flag bits Can generate an interrupt.

The data register empty flag UDRE is used to indicate whether the transmit buffer can write a new data. The bit is sending slow When the punch is empty, it is set to "1" and "0" when it is full. When the UDRE bit is "1", the CPU can write new to the data register UDR Of the data, otherwise it can not.

When the data register empty interrupt enable bit UDRIE in the UCSRB register is "1", as long as the UDRE is set (and global Interrupt enable), it will generate an SPI data register empty interrupt request. Writing to the register UDR will be cleared UDRE. When transmitting data in an interrupt mode, a new number must be written in the data register empty interrupt service routine. To the UDR to clear the UDRE, or to disable the data register from being interrupted. Otherwise, once the interrupt service routine ends, A new interrupt will be generated again.

When the entire data frame is shifted out of the transmit shift register and there is no new data in the transmit register, the transmit end flag TXC will be set. When the transmit end interrupt enable bit, TXCIE (and global interrupt enable) on UCSRB, is set to "1"

As the TXC flag is set, the SPI transmit end interrupt will be executed. Once the interrupt service routine is entered, the TXC flag bit It is automatically cleared, the CPU can also write "1" to the bit to clear.

## Disable the transmitter

When TXEN is cleared, only after all the data has been sent to send the transmitter can be really prohibited, that is, send the shift
There is no data to be transferred in the register and transmit buffer registers. After the transmitter is disabled, the TxD pin resumes its generic
IO function.

### Receive end flag and interrupt

The SPI receiver has a flag: the receive end flag RXC, which indicates whether the receive buffer has an unread number according to. This bit is "1" and "0" when the receive buffer has data that is not read. If the receiver is disabled,

The receive buffer is refreshed and RXC is cleared. Set the UCSRB to the receive end interrupt enable bit after RXCIE only

To set the RXC flag (and the global interrupt is enabled), an SPI receive end interrupt is generated. Use the interrupt mode

When data is received, the data reception end interrupt service routine must read data from the UDR to clear the RXC flag, otherwise

- 185 -

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

When the interrupt handler ends, a new interrupt is generated.

## Disable the receiver

It is forbidden for the receiver to function immediately compared to the transmitter. The data being received will be lost. Disable the receiver (RXEN clear Zero), the receiver will no longer occupy the RxD pin and the receive buffer will be refreshed.

# Register definition

### USART register list

| register | address | Defaults | description                        |
|----------|---------|----------|------------------------------------|
| UCSRA    | 0xC0    | 0x20     | USPI Control and Status Register   |
| UCSRB    | 0xC1    | 0x00     | USPI Control and Status Register B |
| UCSRC    | 0xC2    | 0x06     | USPI Control and Status Register C |
| UBRRL    | 0xC4    | 0x0      | USPI baud rate register low byte   |
| UBRRH    | 0xC5    | 0x0      | USPI baud rate register high byte  |
| UDR      | 0xC6    | 0x0      | USPI data register                 |

## UCSRA - USPI Control and Status Register

UCSRA - USPI Control and Status Register

| Address: 0 | xC0 |     |      | Default: 0x20 |   |   |   |   |  |
|------------|-----|-----|------|---------------|---|---|---|---|--|
| Bit        | 7   | 6   | 5    | 4             | 3 | 2 | 1 | 0 |  |
| Name       | RXC | TXC | UDRE | -             | - | - | - | - |  |
| R/W        | R   | R/W | R    | -             | - | - | - | - |  |

Bit Name Description

Receive end flag.

When the value of RXC is "1", it indicates that there is unread data in the receive buffer. When the value of RXC

RXC When "0", it indicates that there is no unread data in the receive buffer. Receiver disabled when receiving

The buffer is refreshed, causing RXC to be cleared. When the receive end interrupt enable bit, RXCIE, is "1"

, RXC can be used to generate a receive end interrupt.

Send the end flag.

TXC is set when the data in the transmit shift register is sent and the transmit buffer is empty. carried out

TXC is automatically cleared when TX is asserted, or cleared by writing "1" to TXC.

TXC can be used to generate a transmit end interrupt when the transmit end interrupt enable bit, TXCIE, is "1".

Data register empty flag.

When UDRE is "1", it indicates that the USPI send data buffer is empty and can write data. when

When UDRE is "0", it indicates that the USPI sends the data buffer to full and can not write data. When the number

The UDRE can be used to generate a data register empty when the register empty interrupt enable bit UDRIE is "1"

Interrupted.

4: 0 - Retained under USPI.

5 UDRE

- 186 -

# Page 194

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# UCSRB - USPI Control and Status Register B

UCSRB - USPI Control and Status Register B

| Address:   | 0xC1 |       |       | Default: 0x00 |      |   |   |   |  |  |
|------------|------|-------|-------|---------------|------|---|---|---|--|--|
| Bit        | 7    | 6     | 5     | 4             | 3    | 2 | 1 | 0 |  |  |
| Name RXCIE |      | TXCIE | UDRIE | RXEN          | TXEN | - | - | - |  |  |
| R/W        | R/W  | R/W   | R/W   | R/W           | R/W  | - | - | - |  |  |

Bit Name Description Receive end interrupt enable bit. 7 RXCIE Set RXC interrupt and disable RXC interrupt after clearing. When RXCIE is "1", globally When the RXC of the UCSRA register is "1", the USPI receive end interrupt can be generated. The transmit end interrupt enable bit. 6 TXCIE Enable TXC interrupt after setting, disable TXC interrupt after clearing. When TXCIE is "1", the global When the TXC of the UCSRA register is "1", the USPI transmission end interrupt can be generated. Data register empty interrupt enable bit. Set to enable UDRE interrupt after clearing, disable UDRE interrupt after clearing. When UDRIE is "1", the global 5 UDRIE Interrupt enable, UFLRA register UDRE is "1" can generate USPI data register empty Interrupted. Receive enable bit. 4 RXEN Set the USPI receiver after setting. The general IO function of the RxD pin is replaced by the USPI reception. Disabling the receiver will refresh the receive buffer. Send enable bit. Set the USPI transmitter after setting. The general IO function of the TxD pin is replaced by the USPI transmission. 3 TXEN After TXEN is cleared, the USART can only be disabled until all data has been sent

2: 0 - Retained under USPI.

# UCSRC - USART Control and Status Register C

UCSRC - USART Control and Status Register C

USART mode selection bit.

UMSEL selects synchronous or asynchronous operation mode.

7: 6 UMSEL1: 0

0 USART Asynchronous operation mode

1 USART Synchronous mode of operation
2 SPI slave operating mode
3 SPI master operating mode
5: 3 - Retained under USPI.

. 5 Retained under CSI I.

- 187 -

## Page 195

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Sampling of received data

# Data transfer order selection bit.

UCPOL

| 2 | DORD    | DORD                                                                     | Data order              |  |  |  |  |  |
|---|---------|--------------------------------------------------------------------------|-------------------------|--|--|--|--|--|
|   |         | 0                                                                        | High first transmission |  |  |  |  |  |
|   |         | 1                                                                        | Low first transmission  |  |  |  |  |  |
|   |         | Clock phase selection.                                                   | Clock phase selection.  |  |  |  |  |  |
|   |         | UCPHA Selects data sampling at the beginning or end edge.                |                         |  |  |  |  |  |
| 1 | UCPHA   |                                                                          |                         |  |  |  |  |  |
| • | CCITIII | UCPHA                                                                    | Sampling time           |  |  |  |  |  |
|   |         | 0                                                                        | Starting along          |  |  |  |  |  |
|   |         | 1                                                                        | End the edge            |  |  |  |  |  |
|   |         | Clock polarity selection.                                                |                         |  |  |  |  |  |
|   |         | UCPOL selects data changes and samples occur on rising or falling edges. |                         |  |  |  |  |  |
|   |         |                                                                          |                         |  |  |  |  |  |

Send data changes

UCPOL

| 0 | XCK rising edge         | The falling edge of XCI |
|---|-------------------------|-------------------------|
| 1 | The falling edge of XCK | XCK rising edge         |

# UBRRL - USPI baud rate register low byte

UBRRL - USPI baud rate register low byte

| Address          | Address: 0xC4 |                                                                                                 |              |             | Default: (  | Default: 0x00 |             |          |  |
|------------------|---------------|-------------------------------------------------------------------------------------------------|--------------|-------------|-------------|---------------|-------------|----------|--|
| Bit              | 7             | 6                                                                                               | 5            | 4           | 3           | 2             | 1           | 0        |  |
| Name             | UBRR7         | UBRR6                                                                                           | UBRR5        | UBRR4       | UBRR3       | UBRR2         | UBRR1       | UBRR0    |  |
| R/W              | R / W         | R/W                                                                                             | R/W          | R/W         | R/W         | R/W           | R/W         | R/W      |  |
| Bit              | Name          | description                                                                                     |              |             |             |               |             |          |  |
| 7: 0 UBRR [7: 0] |               | USPI The low byte portion of the baud rate register. The USPI baud rate register contains UBRRL |              |             |             |               |             |          |  |
|                  |               | And HBRRH                                                                                       | two parts co | mbined with | the band ra | te used to se | t the commu | nication |  |

## UBRRH - USPI baud rate register high byte

The UBRRH - high byte register in USP baud

| Address | s: 0xC5   | Default: 0x00                                                             |   |   |           |       |       |       |  |  |  |
|---------|-----------|---------------------------------------------------------------------------|---|---|-----------|-------|-------|-------|--|--|--|
| Bit     | 7         | 6                                                                         | 5 | 4 | 3         | 2     | 1     | 0     |  |  |  |
| Name    | -         | -                                                                         | - | - | UBRR11 UE | BRR10 | UBRR9 | UBRR  |  |  |  |
| R/W     | -         | -                                                                         | - | - | R/W       | R/W   | R / W | R / W |  |  |  |
| Bit     | Name      | description                                                               |   |   |           |       |       |       |  |  |  |
| 7:4     | -         | Retained under USPI.                                                      |   |   |           |       |       |       |  |  |  |
|         |           | The high byte portion of the USPI baud rate register.                     |   |   |           |       |       |       |  |  |  |
|         | UBRR [11: | USPI baud rate register contains UBRRL and UBRRH two parts, combined with |   |   |           |       |       |       |  |  |  |
| 3: 0    | 8]        | Set the baud rate of the communication.  UBRR = {UBRR [11: 8], UBRRL}     |   |   |           |       |       |       |  |  |  |

- 188 -

Page 196

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Operating mode Baud rate calculation formula Slave mode The baud rate is determined by the external host Host mode  $BAUD = f_{sys} / (2*(UBRR+1))$ 

# UDR - USPI data register

UDR - USPI data register

| Address: 0 | 0xC6 |      |      | Default: ( | Default: 0x00 |      |      |      |  |  |
|------------|------|------|------|------------|---------------|------|------|------|--|--|
| Bit        | 7    | 6    | 5    | 4          | 3             | 2    | 1    | 0    |  |  |
| Name UDR7  |      | UDR6 | UDR5 | UDR4       | UDR3          | UDR2 | UDR1 | UDR0 |  |  |
| R/W        | R/W  | R/W  | R/W  | R/W        | R/W           | R/W  | R/W  | R/W  |  |  |
| Bit Name   | ;    |      |      |            | description   |      |      |      |  |  |

USPI sends and receives data.

The USPI sends the data buffer and the receive data buffer to share the USPI data register UDR.

Write data to the UDR write data buffer, read data from the UDR read access

Receive data buffer.

In the 5 to 8-bit data frame mode, the unused 9th bit is ignored by the transmitter, and the receiver

7: 0 UDR Set them to 0.

The transmit buffer can only be written if the UDRE flag of the UCSRA register is "1"

Operation, otherwise the operation of the transmitter will be wrong. When sending the shift register is empty, the transmitter

The data in the transmit buffer is loaded into the transmit shift register, and the data is serially

Output from the TxD pin.

The receive buffer contains a two-stage FIFO that will change once the receive buffer is read

Change its state.

- 189 -

### **Page 197**

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# TWI - Dual Line Serial Bus (I2C)

- $\bullet$  Simple and powerful and flexible communication interface, only 2 lines
- Supports host and slave operation
- The device can operate in transmitter mode or receiver mode
- There are 128 slaves in the 7-bit address space
- Multi-host arbitration is supported
- $\bullet$  Up to 400Kbps data transfer rate
- Fully programmable slave address and public address
- You can wake up when the address matches in sleep mode

# TWI bus introduction

Two-wire serial interface TWI is well suited for typical processor applications. The TWI protocol allows the system designer to use only two bi-directional Of the transmission line can be 128 different devices connected together. The two lines are the clock SCL and the data SDA. External hard Only need to pick up two pull-up resistors on each line. All devices connected to the bus have their own addresses. TWI protocol Solve the problem of bus arbitration.

### TWI terms

The terms defined below will appear frequently in this section.

the term description

Host Start and stop the transmission of the device. The host is also responsible for generating the SCL clock.

Slave machine The device that is addressed by the host

Transmitter Place the data on the bus

receiver A device that receives data from the bus

### Electrical connections

As shown in the following figure, the two lines of the TWI interface are connected to the positive supply via the pull-up resistor. The total of all TWI-compatible devices Line drivers are open-drain or open-collector, so that the interface to achieve the operation of the line and function. When TWI devices

When the output is "0", the TWI bus will be low. When all the TWI devices are tri-stated, the bus is allowed to pull up

Resistance will pull high voltage. To ensure that all bus operations, all devices connected to the TWI bus must be powered on.

VCC

## Page 198

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Data transmission and frame structure

Each bit of data transfer on the TWI bus is synchronized with the clock. When the clock line is high, the level on the data line must be Remain stable unless it is to generate a start or stop state.



TWI data validity graph

## Start and stop status

TWI's transmission is initiated and stopped by the host. The host on the bus to send a START state to send data transmission, issued STOP status to stop data transfer. Between the START and STOP states, the bus is considered busy and does not allow the other. The host tries to take control of the bus. There is a special case where only one occurs between the START and STOP states. A new START state, which is called the REPEATED START state, applies to the current host without giving up bus control. To start a new transmission. After the REPEATED START until the next STOP, the bus is still considered busy of. This is consistent with START, so in this document, if there is no special instructions, are used to express START. And REPEATED START. As shown in the following figure, the START and STOP conditions change the power of the SDA line when the SCL line is high Flat state.



START, REPEATED START and STOP status diagrams

## Address packet format

All address packets transmitted on the TWI bus are 9-bit data length, with 7-bit address, 1-bit READ / WRITE control bit

And a 1-bit response bit. When the READ / WRITE bit is "1", a read operation is performed; when the READ / WRITE bit is "0"

Perform a write operation. After the slave is addressed, it must acknowledge in the 9th SCL (ACK) cycle by pulling down the SDA line. If

If the slave is busy or there are other reasons that can not respond to the host, the SDA line should remain high for the ACK cycle. Then the host can be made

The STOP status or REPEATED START status is restarted.

- 191 -

# Page 199

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The address pack includes a slave address and a read or write control bit, denoted by SLA + R or SLA + W, respectively.

The MSB bit of the address byte first occurs. Except that the reserved address "00000000" is reserved for broadcast calls as well as all shapes. The address of the "1111xxxx" format needs to be reserved for future use. Other slave addresses can be freely assigned by the designer.

When a broadcast call occurs, all slaves should respond at the ACK cycle by pulling down the SDA line. When the host needs

The broadcast function can be used when sending the same information to multiple slaves. When the broadcast call address plus the WRITE bit is sent to

After the bus, all the slaves that need to respond to the broadcast call will pull down the SDA line during the ACK cycle. All of these responded

The slave of the broadcast call will receive the following packet. It is important to note that sending the broadcast call address plus the READ bit is

It does not make sense because if several slaves simultaneously send different data will bring bus conflicts.

The address package format is shown below:



TWI address package format

## Packet format

All data packets transmitted on the TWI bus are 9-bit data length consisting of 1 data byte and 1 bit acknowledge bit. in

During data transmission, the host is responsible for generating the transfer clock SCL and START and STOP status, the transmitter sends the word to be transmitted Section data, the receiver generates a receive response. The acknowledgment signal ACK is the receiver in the 9th SCL (ACK) cycle by pulling down SDA line to produce. If the receiver holds the SDA line high during the ACK cycle, an unacknowledged signal NACK is issued.

When the receiver has received the last byte, or for some reason can no longer receive any data, it should be in the collection

To the last byte by sending a NACK to inform the sender. The MSB bits of the data byte are transmitted first.

The packet format is shown in the following figure:



TWI packet format

 $Combined\ address\ and\ packet\ transmission,\ a\ transmission\ is\ basically\ a\ START,\ 1\ SLA+R\ /\ W,\ one\ or\ more$ 

- 192 -

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Data packets and a STOP. Only START and STOP empty messages are illegal. You can use the line with the SCL line
Function to achieve the host and slave shake hands. The slave can extend the SCL level by pulling down the SCL line. When the host
This feature is useful when setting the clock speed much faster than the slave, or if the slave requires additional time to process the data.
The slave's extended SCL low period does not affect the high period of SCL, which is still determined by the host. This can be
The slave can reduce the data transfer speed of TWI by changing the duty cycle of SCL.

The following figure shows a typical data transfer. Note that multiple bytes can be transferred between SLA + R / W and STOP Depending on the application software implementation agreement.



Typical TWI transmission

## Multi - host system and its arbitration and synchronization

The TWI protocol allows multiple hosts on the bus and uses special measures to ensure that even if two or more hosts are simultaneously. The transmission can also be handled like an ordinary transmission. Multi-host system will be two problems:

- Implementation of the algorithm allows only one host in a host to complete the transmission. When other hosts find that they have lost their options
  To stop their transmission. The process of selection is called arbitration. When the competition in the host found its arbitration failed,
  Should immediately switch to the slave mode to detect whether it is subject to bus control by the host. In fact, more host with the same
  When the transmission should not be detected by the slave, that is not allowed to destroy the data being transmitted on the bus.
- Different hosts may use different SCL frequencies. In order to ensure the consistency of transmission, you must design a synchronous host string Line clock program. This will simplify the arbitration process.

The lines and functions of the bus are used to solve the above problems. The serial clock of all the hosts will line up with one A combined clock whose high time is equal to the shortest of all host clocks and its low level is equal to all host clocks

The longest one. All hosts are listening to SCL, and when the combined SCL clock goes high or low, they can effectively separate

Start counting their SCL high and low level overflow cycles.

Multi-host SCL clock synchronization mechanism as shown below:



Multi - host SCL clock synchronization timing diagram

- 193 -

Page 201

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

After the output data, all hosts continue to listen on the SDA line to implement the arbitration. If the value read from SDA with the main

The machine does not match the value of the output, the host that is lost arbitration. It is important to note that the host outputs a high level of SDA while the other one
The host will lose arbitration when the host outputs low-level SDA. The host that lost the arbitration should immediately switch to the slave mode and detect it

Whether it is addressed. The host that lost the arbitration must set the SDA line high, but before the end of the current data or address pack
To generate a clock signal. Arbitration will continue until the system has only one host, which may take multiple bits. If multiple
The host will address the same slave, and the arbitration will continue to the packet.



Arbitration between two hosts

Note that arbitration is not permitted in the following cases:

- ◆ A REPEATED START state with a data bit between;
- ◆ A STOP state and a data bit between;
- ◆ Between a REPEATED START state and a STOP status;

Application software must consider the above situation, to ensure that these illegal arbitration will not appear. This means that in a multi-master system, All data transfers must consist of the same SLA + R / W and data packets. In other words, all transmissions must contain phases With the same number of packets, otherwise the arbitration results can not be defined.

## Summary of TWI modules

The structure of the TWI module is shown in the following figure.

- 194 -

# Page 202

LGT8FX8P Series - Programming Manual 1.0.1

TWBR

TWCR

rtwSR

Clock
Prescaler

Edge Detect
Sync
Pin Mux
SCL

Data Shift
State Machine and Status Control

Pin Mux
SDA

TWDR

Address Mask and Comparator
TWDR

Address Mask and Comparator
TWAR
TWAR
TWAR

TWI Block structure diagram

TWI module mainly includes bit rate generator, bus interface unit, address comparator and control unit. See details below Detailed description.

#### Bit rate generator unit

The bit rate generator unit mainly controls the SCL clock period in master mode. The SCL clock period consists of the TWI bit rate register TWBR and the prescaler control bits in the TWI status register TWSR. Slave operation is not subject to bit rate or prescaler

Set the effect, but to ensure that the working clock of the slave is at least 16 times the SCL frequency. Note that the slave may extend SCL

Of the low-level period, thereby reducing the TWI bus average clock frequency. The SCL clock frequency is generated by the following calculation formula:

 $f_{scl} = f_{sys} / (16 + 2 * TWBR * 4_{TWPS})$ 

Where TWBR is the value of the TWI bit rate register and TWPS is the prescaler control bit in the TWI status register.

#### Bus interface unit

The bus interface unit includes data and address shift register TWDR, START / STOP controller and arbitration decision hardware circuit.

TWDR contains the address or data byte to be sent, or the address or data byte that has been received. In addition to the 8-bit TWDR,

The bus interface unit also includes an ACK / NACK register that is sent or received. This ACK / NACK register can not be directly addressed Accessed by software. When receiving data, it can be set or cleared by the TWI control register TWCR. When sending data

, The received ACK / NACK value is reflected by the TWS value in the TWI status register TWSR.

The START / STOP controller is responsible for generating and detecting START, REPEATED START and STOP statuses. When the MCU is in some Sleep mode, START / STOP controller can still detect START and STOP status, when the host on the TWI bus search The MCU will wake up from Sleep mode.

If TWI initiates a data transfer in host mode, the arbitration detection circuit will continuously monitor the bus to determine if it still owns Bus control. When the TWI module loses bus control, the control unit will perform the correct action and generate the appropriate Status code to inform the MCU.

- 195 -

# Page 203

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Address matching unit

The address matching unit is used to check whether the received address byte matches the 7-bit address in the TWI address register. when
The TWI broadcast call identification enable bit (TWGCE) in the TWAR register is set and the address received from the bus is
Broadcast address comparison. Once the address matches successfully, the control unit will perform the correct action. The TWI module can respond or not respond
The addressing of the host depends on the setting of the TWCR register. Even in sleep mode, the address matching unit can be compared
Address, if the host on the bus address, the MCU wake from the sleep mode.

### control unit

The control unit is responsible for monitoring the bus and generating a corresponding response according to the settings of the TWCR. Occurs when the TWI bus needs to be applied When the software participates in the event, the TWI interrupt flag bit TWINT will be set. In the next one clock cycle, TWI-like

The status register TWSR will be updated to indicate the status code for the event. When TWINT is set, TWSR contains the exact status information. At other times, TWSR is a special status code, indicating that there is no exact status information. Once TWINT

The flag is set and the SCL line remains low, pausing the TWI transmission on the bus, allowing the application to process the event.

The TWINT flag is set in the following cases:

- TWI sends START / REPEATED START status
- ♦ TWI transmits SLA + R / W
- TWI sends an address byte after
- ★ TWI bus after arbitration failed
- TWI is addressed by host (slave address match or broadcast mode)
- ♦ When it is addressed as a slave, it receives a STOP or REPEATED START
- When a bus error caused by an illegal START or STOP status occurs

### TWI use

The TWI interface is byte-oriented and interrupt-based. All bus events, such as receiving a byte or sending a START

Signal, etc., will produce a TWI interrupt. Since TWI is based on the interrupt, so in the TWI byte transmission process,

Application software can be free to carry out other operations. TWECT register in TWCR interrupt enable bit TWIE and global interrupt enable

Can be used to control whether a TWI interrupt is generated when the TWINT flag is set. If the TWIE bit is cleared, the application is soft

The TWINT flag must be used to detect the action on the TWI bus.

When the TWINT flag is set, it indicates that the TWI interface completes the current operation and waits for the response of the application software. At this In the case where the TWI status register TWSR contains a status code that reflects the current bus status. Application software can pass

Set the TWCR and TWDR registers to determine how the TWI interface will work at the next TWI bus cycle.

The following figure shows an example of how the application connects to the TWI interface. In this example, the host expects to send a byte of data to Slave machine. The description here is very simple, the next chapter will be more detailed display.

- 196 -

## Page 204

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD



TWI typical transmission process diagram

The TWI transmission process shown in the figure is:

- 1. The first step in TWI transmission is to send START. The TWI hardware is sent by writing a specific value to the TWCR register
  - START signal. The values written will be described in detail later. It is very important to set TWINT in the written value,
  - Writing a "1" to the TWINT bit clears this bit. TWI register TWINT set during the TWI does not start any operation.
  - Once the software clears the TWINT bit, the TWI module immediately initiates the transmission of the START signal.
- 2. When the START status is transmitted, the TWINT flag of the TWCR is set, the TWSR is updated to the new status code,

Indicates that the START signal was sent successfully.

- 3. The application looks at the value of TWSR and determines that the START status has been successfully sent. If TWSR is displayed as a different value,
  - The application can perform special operations, such as calling error handlers. When the status code is determined to be consistent with the expected,
  - The program loads the value of SLA + W into the TWDR register. The TWDR register can be used both in address and data.
  - The software then writes a specific value to the TWCR register indicating the value of the SLA+W in the TWI hardware to send TWDR. write
  - The incoming value will be described in detail later. Set TWINT in the written value to clear the TWINT flag. TWCR
  - The TWINT of the register is set during TWI without initiating any operation. Once the software clears the TWINT bit, the TWI module Immediately start the delivery of the address packet.
- 4. When the address packet is sent, the TWINT flag of TWCR will be set and TWSR will be updated to the new status code.
  - The address packet is sent successfully. The status code also reflects whether the slave responds to the address packet.
- 5. The application looks at the value of TWSR, determines that the address packet has been successfully sent, and the received ACK is the expected value. If TWSR
  - Displayed as other values, the application can perform some special operations, such as calling an error handler. When determining the state
  - When the code is consistent with the expected, the program loads the value of Data into the TWDR register. Then the software goes to the TWCR register
  - Writes a specific value that indicates the value of Data in TWIT hardware to send TWDR. The values written will be described in detail later.
  - Set TWINT in the written value to clear the TWINT flag. TWINT register of TWCR register is set
  - TWI does not start any operation. Once the software clears the TWINT bit, the TWI module immediately initiates the transfer of the packet.
- 6. When the packet is sent, the TWINT flag of TWCR is set, TWSR is updated to the new status code,

The packet is successfully sent. The status code also reflects whether the slave responds to the packet.

7. The application looks at the value of TWSR to determine that the packet has been successfully sent and the received ACK is the expected value. If TWSR

Displayed as other values, the application can perform some special operations, such as calling an error handler. When determining the state

When the code is consistent with the expected, the software writes a specific value to the TWCR register indicating that the TWI hardware sends a STOP signal. write

The incoming value will be described in detail later. Set TWINT in the written value to clear the TWINT flag. TWCR

The TWINT of the register is set during TWI without initiating any operation. Once the software clears the TWINT bit, the TWI module

The STOP signal is transmitted immediately. It should be noted that TWINT will not be done after the STOP signal has been transmitted Position

Although the example is simpler, it contains all the rules in the TWI data transfer process. Summarized as follows:

The TWINT flag is set when TWI completes an operation and waits for feedback from the application. The SCL clock line is always held

- 197 -

## Page 205

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Pull down until TWINT is cleared;

- When the TWINT flag is set, the user must update all TWI register values for the next TWI bus cycle.
  The value. For example, the TWDR register must load the value to be sent by the next bus cycle.
- After updating all the registers while completing other necessary operations, the application writes the TWCR register. in When TWCR is written, the TWINT bit must be set to clear the TWINT flag. After TWINT is cleared, TWI is on The operation set by TWCR is executed.

### Transmission mode

TWI can work in the following four main modes: Host Transmitter (MT), Host Receiver (MR), Slave Transmitter

(ST) and slave receiver (SR). Multiple modes can be used under the same application. For example, TWI can use the MT mode

TWI EEPROM writes data and reads data from EEPROM in MR mode. If there are other hosts on the system, some

It is also possible to send data to TWI, which will use SR mode. This is the application software to decide which mode to use.

These patterns will be described in detail below. In each mode of data transmission, will be combined with pictures to describe the possible shape Code. These pictures contain the following abbreviations:

S: Start state

Rs: REPEATED START state

R: Read operation flag (SDA is high)

W: write operation flag (SDA is low)

A: acknowledge bit (SDA is low)

NA: No acknowledge bit (SDA is high)

Data: 8-bit data bytes

P: STOP status

SLA: Slave Address

The circle in the picture is used to indicate that the TWINT flag is set. The number in the circle indicates the status code in the TWSR register.

The prescaler control bit is masked as "0". In these places, the application must perform the appropriate action to continue or complete the TWI transmission. TWI transfers are pending until the TWINT flag is cleared.

When the TWINT flag is set, the status code in TWSR is used to determine the appropriate software operation. Each form is given in each form The code required for the software operation and subsequent serial transmission details. Note that the prescaler control bits in TWSR are masked is "0"

### Host send mode

In the master transmit mode, TWI will send a certain number of data bytes to the slave receiver. In order to enter the host mode, Send a START signal. The next address packet format determines whether TWI is in the host transmitter mode or the host receiver mode. If you send SLA + W, enter the host send mode. If SLA + R is sent, it enters the host receive mode. This The status codes mentioned in one section assume that the prescaler control bit is "0".

Write the START signal by writing the following values to the TWCR register:

TWEN bit must be set to "1" to enable TWI interface, TWSTA set to "1" to send START signal, TWINT set to "1" to clear

- 198 -

## Page 206

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

TWINT flag. The TWI module detects the bus status and sends the START signal as soon as the bus is idle. When START is sent , The hardware sets the TWINT flag, and updates the TWSR status code to 0x08.

In order to enter the host send mode, you must send SLA + W. This can be done by doing the following. Write to the TWDR register first Into SLA + W, and then write "1" to the TWINT bit to clear the TWINT flag to continue transmission, that is, write to the TWCR register Column value to send SLA + W:

When SLA + W is transmitted and the acknowledge signal is received, TWINT is set and the status code of TWSR is updated. may The status code is 0x18, 0x20 or 0x38. A suitable response to each status code is described in detail in the status code table.

When SLA + W is sent successfully, it can start sending packets. This can be done by writing data to the TWDR register.

TWDR can only be written when the TWINT flag is high. Otherwise, the access is ignored while writing the conflicting flag bit TWWC Will be set. After updating the TWDR, write "1" to the TWINT bit to clear the TWINT flag to continue transmission. Ie to TWCR The register writes the following values to send the data:

When the packet is sent and the acknowledge signal is received, TWINT is set and the status code of the TWSR is updated. possible The status code is 0x28 or 0x30. A suitable response to each status code is described in detail in the status code table.

When the data is sent successfully, you can continue to send data packets. This process is repeated until the last byte is sent. The host generates a STOP signal or a REPEATED START signal before the entire transmission ends.

The STOP signal is issued by writing the following values to the TWCR register:

| TWINT | TWEA | TWSTA TV | WSTO TWW | C | TWEN | - | TWIE |
|-------|------|----------|----------|---|------|---|------|
| 1     | x    | 0        | 1        | X | 1    | 0 | x    |

Write the REPEATED START signal by writing the following values to the TWCR register:

| 1     | x    | 1       | 0         | x | 1    | 0 | x    |
|-------|------|---------|-----------|---|------|---|------|
| TWINT | TWEA | TWSTA T | WSTO TWWC |   | TWEN | - | TWIE |

After sending REPEATED START (status code 0x10), the TWI interface can access the same slave again, or visit Ask the new slave without sending a STOP signal. REPEATED START makes the host free of control of the bus without losing control. The switch between the different slaves, the host transmitter, and the host receiver mode.

The status code in the host transmit mode and the corresponding operation are shown in the following table:

### Host status code table for sending mode

| -4-4    | Bus and hard       |                       | App | lication so       | The next step in the hardware |   |                              |
|---------|--------------------|-----------------------|-----|-------------------|-------------------------------|---|------------------------------|
| status  | State of the item  | Read / write TWDR STA |     | Operation of TWCR |                               |   |                              |
| 0x08 ST | ART has been issue | dload                 | 0   | 0                 | 1                             | X | Will send SLA + W;           |
|         | give away          | SLA + W               |     |                   |                               |   | ACK or NACK will be received |
| 0x10 RE | EPEATED            | load                  | 0   | 0                 | 1                             | x | Will send SLA + W;           |
|         | START has been     | Skuted W              |     |                   |                               |   | ACK or NACK will be received |

- 199 -

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

| Received ACK No operation 1 0 1 x Will send REPEATED START  No operation 0 1 1 x Will send STOP; For                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |                  |               |     |   |   |   |                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|---------------|-----|---|---|---|----------------------------------|
| Will switch to MR mode  Ox18 SLA + W already send; data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          | give away        | load          | 0   | 0 | 1 | x | Will send SLA + R;               |
| Ox18 SLA + W already                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |                  | SLA + R       |     |   |   |   | Will receive ACK or NACK;        |
| Send;   data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                  |               |     |   |   |   | Will switch to MR mode           |
| Received ACK No operation 1 0 1 x Will send REPEATED For START No operation 0 1 1 x Will send STOP; For The TWSTO flag is reset No operation 1 1 1 x Will send STOP; The TWSTO flag will be reset; Will send START  0x20 SLA + W has been load 0 0 1 x Will send START  NACK For START No operation 1 1 1 x Will send STOP; For The TWSTO flag will be reset; Will send START  NACK For START No operation 1 1 1 x Will send STOP; For The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag is reset Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag is reset ACK or NACK will be received ACK or NACK will be received will send STOP; The TWSTO flag is reset The TWSTO flag is reset Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  Ox30 Data bytes load 0 0 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox30 SLA + W or No operation 0 1 x Will send START  Ox38 SLA + W or No operation 0 1 x Will release the bus; Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                    | 0x18 SLA | + W already      | load          | 0   | 0 | 1 | x | Will send data;                  |
| For No operation 0 1 1 1 x Will send STOP; For No operation 1 1 1 x Will send STOP; For The TWSTO flag is reset No operation 1 1 1 x Will send STOP; For Will send STOP; For Will send STOP; The TWSTO flag will be reset; Will send START  Ox20 SLA + W has been load 0 0 1 x Will send data; send; data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          | send;            | data          |     |   |   |   | ACK or NACK will be received     |
| No operation 0 1 1 X Will send STOP; For The TWSTO flag is reset No operation 1 1 1 X Will send STOP; For The TWSTO flag will be reset; Will send START  Ox20 SLA + W has been load 0 0 1 X Will send data; send; data received No operation 1 0 1 X Will send REPEATED START  No operation 0 1 1 X Will send STOP; For START  No operation 1 1 1 X Will send STOP; For Will send STOP; The TWSTO flag is reset Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  Ox28 Data bytes load 0 0 1 X Will send STOP; For START  No operation 1 1 X Will send STOP; The TWSTO flag is reset Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be res |          | Received ACK     | No operation  | n 1 | 0 | 1 | x | Will send REPEATED               |
| For No operation 1 1 1 1 x Will send STOP; For START  Ox20 SLA + W has been load 0 0 1 x Will send Received No operation 1 1 1 x Will send STOP; For START  Ox20 SLA + W has been load 0 0 1 x Will send Received No operation 1 0 1 x Will send Repeated Nack will be received no operation 1 1 1 x Will send STOP; For START  Ox28 Data bytes load 0 0 1 x Will send STOP; For START  Ox28 Data bytes load 0 0 1 x Will send Repeated Nack will be received no operation 1 1 x Will send STOP; For START  For START  Ox30 Data bytes load 0 0 1 x Will send Repeated Nack will be received nack will send stop; For No operation 1 1 x Will send STOP; For START  Ox30 Data bytes load 0 0 1 x Will send STOP; For START  Ox30 Data bytes load 0 0 1 x Will send STOP; For START  Ox30 Data bytes load 0 0 1 x Will send STOP; For START  Ox30 Data bytes load 0 0 1 x Will send STOP; For START  Ox30 Data bytes load 0 0 1 x Will send STOP; For START  Ox30 Data bytes load 0 0 1 x Will send STOP; For START  Ox30 Data bytes load 0 0 1 x Will send STOP; For START  Ox30 Data bytes load 0 0 1 x Will send STOP; For START  Ox30 Data bytes load 0 0 1 x Will send STOP; For START  Ox30 Data bytes load 0 0 1 x Will send STOP; For START  Ox30 Data bytes load 0 0 1 x Will send STOP; For The TWSTO flag is reset  Will send STOP; The TWSTO flag is reset  Will send STOP; The TWSTO flag is reset  Will send STOP; The TWSTO flag will be received and send send send send send send send se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |                  | For           |     |   |   |   | START                            |
| No operation 1 1 1 1 x Will send STOP; For                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                  | No operation  | n0  | 1 | 1 | x | Will send STOP;                  |
| For The TWSTO flag will be reset; Will send START  Ox20 SLA + W has been load 0 0 1 x Will send data; ACK or NACK will be received received No operation 1 0 1 x Will send REPEATED START  No operation 1 1 1 x Will send STOP; The TWSTO flag is reset will send start.  No operation 1 1 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox28 Data bytes load 0 0 1 x Will send START  No operation 1 0 1 x Will send START  No operation 1 0 1 x Will send START  No operation 1 1 x Will send STOP; The TWSTO flag will be received an ACK no nack will be received start.  Received an ACK no operation 1 0 1 x Will send REPEATED START  No operation 1 1 x Will send STOP; The TWSTO flag is reset will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  Ox30 Data bytes load 0 0 1 x Will send START  Ox30 Data bytes load 0 0 1 x Will send START  No operation 1 1 x Will send STOP; The TWSTO flag will be received an ACK or Nack will be received will send START  Ox30 Data bytes load 0 0 1 x Will send START  Ox30 Data bytes load 0 0 1 x Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag is reset  No operation 1 1 x Will send STOP; The TWSTO flag is reset  No operation 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox38 SLA + W or No operation 0 1 x Will send START  Ox38 SLA + W or No operation 0 0 1 x Will release the bus; Will send START  Ox38 SLA + W or No operation 0 0 1 x Will release the bus; Will center the unaddressed slave mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |                  | For           |     |   |   |   | The TWSTO flag is reset          |
| Will send START                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                  | No operation  | n 1 | 1 | 1 | x | Will send STOP;                  |
| Ox20 SLA + W has been load 0 0 1 x Will send data; send; data received No operation 1 0 1 x Will send REPEATED START  NACK For START  No operation 0 1 1 x Will send STOP; The TWSTO flag is reset Will send START  Ox28 Data bytes load 0 0 1 x Will send START  No operation 1 0 1 x Will send START  Ox28 Data bytes load 0 0 1 x Will send START  No operation 1 0 1 x Will send START  No operation 1 1 x Will send STOP; The TWSTO flag will be reset; Will send START  No operation 1 1 x Will send START  No operation 1 1 x Will send STOP; The TWSTO flag is reset Will send START  Ox30 Data bytes load 0 0 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox30 Data bytes load 0 0 1 x Will send START  Ox30 Data bytes load 0 0 1 x Will send data; ACK or NACK will be received data  Received NACK No operation 1 0 1 x Will send START  Ox30 Data bytes load 0 0 1 x Will send START  Ox30 Data bytes load 0 0 1 x Will send START  Ox30 Data bytes load 0 0 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox30 Data bytes load 0 0 1 x Will send STOP; The TWSTO flag is reset  Ox30 Data bytes load 0 0 1 x Will send STOP; The TWSTO flag is reset  Ox30 Data bytes load 0 0 1 x Will send STOP; The TWSTO flag is reset  Ox30 Data bytes load 0 0 1 x Will send STOP; The TWSTO flag will be received start will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  Ox38 SLA + W or No operation 0 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox38 SLA + W or No operation 0 1 x Will release the bus; Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                              |          |                  | For           |     |   |   |   | The TWSTO flag will be reset;    |
| send; data received No operation 1 0 1 x Will send REPEATED NACK For No operation 0 1 1 x Will send STOP; For No operation 1 1 1 x Will send STOP; The TWSTO flag is reset Will send START  0x28 Data bytes load 0 0 1 x Will send START  No operation 1 0 1 x Will send START  0x28 Data bytes load 0 0 1 x Will send START  No operation 1 0 1 x Will send START  For No operation 0 1 1 x Will send STOP; The TWSTO flag will be received Received an ACKNo operation 1 0 1 x Will send START  No operation 0 1 1 x Will send STOP; The TWSTO flag is reset  Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  0x30 Data bytes load 0 0 1 x Will send STOP; For The TWSTO flag will be received ACK or NACK will be received ACK or NACK will be received Received NACK No operation 1 0 1 x Will send START  No operation 0 1 x Will send STOP; The TWSTO flag is reset  No operation 1 1 x Will send STOP; The TWSTO flag is reset  No operation 1 1 x Will send STOP; The TWSTO flag will be received START  No operation 1 1 x Will send STOP; The TWSTO flag will be received will send START  0x38 SLA + W or No operation 0 1 x Will send STOP; The TWSTO flag will be reset; Will send START  0x38 SLA + W or No operation 0 1 x Will release the bus; Will release the bus; Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |                  |               |     |   |   |   | Will send START                  |
| received No operation 1 0 1 x Will send REPEATED  NACK For START  No operation 0 1 1 x Will send STOP; For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP; The TWSTO flag will be reset; Will send START  0x28 Data bytes load 0 0 1 x Will send data; ACK or NACK will be received an ACKNo operation 1 0 1 x Will send REPEATED  For START  No operation 0 1 1 x Will send STOP; For START  No operation 1 1 1 x Will send STOP; The TWSTO flag will be received will send STOP; The TWSTO flag is reset  Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  0x30 Data bytes load 0 0 1 x Will send STOP; For The TWSTO flag will be reset; Will send START  0x30 Data bytes load 0 0 1 x Will send START  Received NACK No operation 1 0 1 x Will send STOP; For START  No operation 0 1 x Will send STOP; The TWSTO flag is reset  Will send START  No operation 1 1 1 x Will send STOP; The TWSTO flag is reset  Will send START  No operation 1 1 x Will send STOP; The TWSTO flag will be reset; Will send START  0x38 SLA + W or No operation 0 1 x Will send STOP; The TWSTO flag will be reset; Will send START  0x38 SLA + W or No operation 0 1 x Will release the bus; Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x20 SLA | + W has been     | load          | 0   | 0 | 1 | x | Will send data;                  |
| NACK For No operation 0 1 1 1 x Will send STOP; For No operation 1 1 1 x Will send STOP; The TWSTO flag is reset No operation 1 1 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox28 Data bytes load 0 0 1 x Will send data; ACK or NACK will be received Received an ACKNo operation 1 0 1 x Will send REPEATED START No operation 0 1 1 x Will send STOP; For No operation 1 1 1 x Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  Ox30 Data bytes load 0 0 1 x Will send data; ACK or NACK will be received Received NACK No operation 1 0 1 x Will send data; ACK or NACK will be received Received NACK No operation 1 0 1 x Will send STOP; The TWSTO flag is reset No operation 1 1 x Will send STOP; The TWSTO flag is reset No operation 1 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox38 SLA + W or Data arbitration For Will send START  Ox38 SLA + W or No operation 1 0 1 x Will release the bus; Will enter the unaddressed slave mode No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          | send;            | data          |     |   |   |   | ACK or NACK will be received     |
| No operation 0 1 1 x Will send STOP; For No operation 1 1 1 x Will send STOP; The TWSTO flag is reset No operation 1 1 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox28 Data bytes load 0 0 1 x Will send START  Has been sent data Received an ACKNo operation 1 0 1 x Will send REPEATED START No operation 0 1 1 x Will send STOP; The TWSTO flag is reset No operation 1 1 1 x Will send STOP; The TWSTO flag is reset Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  Ox30 Data bytes load 0 0 1 x Will send data; ACK or NACK will be received Received NACK No operation 1 0 1 x Will send data; ACK or NACK will be received Received NACK No operation 1 1 x Will send STOP; The TWSTO flag is reset No operation 0 1 x Will send STOP; The TWSTO flag is reset No operation 1 1 x Will send STOP; The TWSTO flag is reset Will send STOP; The TWSTO flag is reset Will send START  Ox38 SLA + W or No operation 0 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox38 SLA + W or No operation 0 1 x Will release the bus; Will enter the unaddressed slave mode No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          | received         | No operation  | n 1 | 0 | 1 | x | Will send REPEATED               |
| For No operation 1 1 1 1 x Will send STOP; For The TWSTO flag will be reset; Will send START  Ox28 Data bytes load 0 0 1 x Will send data; Has been sent data Received an ACKNo operation 1 0 1 x Will send REPEATED For START  No operation 0 1 1 x Will send STOP; For The TWSTO flag is reset No operation 1 1 1 x Will send STOP; The TWSTO flag is reset Will send STOP; The TWSTO flag is reset Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  Ox30 Data bytes load 0 0 1 x Will send data; ACK or NACK will be received Received NACK No operation 1 0 1 x Will send REPEATED For START No operation 0 1 1 x Will send STOP; The TWSTO flag is reset No operation 1 1 1 x Will send STOP; The TWSTO flag is reset Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  Ox38 SLA + W or No operation 0 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox38 SLA + W or No operation 0 1 x Will release the bus; Used START  Ox38 SLA + W or No operation 0 1 x Will release the bus; Will enter the unaddressed slave mode No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          | NACK             | For           |     |   |   |   | START                            |
| No operation 1 1 1 x Will send STOP; For Will send START  Ox28 Data bytes load 0 0 1 x Will send data; Has been sent data Received an ACKNo operation 1 0 1 x Will send REPEATED For START  No operation 0 1 1 x Will send STOP; For The TWSTO flag will be received will send REPEATED For The TWSTO flag is reset No operation 1 1 1 x Will send STOP; For The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  Ox30 Data bytes load 0 0 1 x Will send data; Received NACK No operation 1 0 1 x Will send data; Received NACK No operation 1 0 1 x Will send REPEATED For START No operation 0 1 x Will send REPEATED START No operation 1 1 1 x Will send STOP; For The TWSTO flag is reset No operation 1 1 x Will send STOP; The TWSTO flag is reset Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  Ox38 SLA + W or No operation 0 1 x Will send STOP; The TWSTO flag will be reset; Will send START  Ox38 SLA + W or No operation 0 0 1 x Will release the bus; Data arbitration For Will enter the unaddressed slave mode No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                  | No operation  | n0  | 1 | 1 | x | Will send STOP;                  |
| The TWSTO flag will be reset; Will send START  Ox28 Data bytes load 0 0 1 x Will send data;  Has been sent data  Received an ACkNo operation 1 0 1 x Will send REPEATED  For START  No operation 0 1 1 x Will send STOP;  For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP;  The TWSTO flag will be received will be received will send STOP;  The TWSTO flag will be reset; Will send STOP;  The TWSTO flag will be reset; Will send START  Ox30 Data bytes load 0 0 1 x Will send data;  ACK or NACK will be received will be received will send start  Received NACK No operation 1 0 1 x Will send REPEATED  For START  No operation 0 1 1 x Will send STOP;  The TWSTO flag is reset  No operation 1 1 1 x Will send STOP;  The TWSTO flag will be reset; Will send STOP;  The TWSTO flag will be reset; Will send STOP;  The TWSTO flag will be reset; Will send STOP;  The TWSTO flag will be reset; Will send START  Ox38 SLA + W or No operation 0 1 x Will send START  Ox38 SLA + W or No operation 0 1 x Will release the bus;  Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                  | For           |     |   |   |   | The TWSTO flag is reset          |
| Will send START                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                  | No operation  | n 1 | 1 | 1 | x | Will send STOP;                  |
| Data bytes   load   0   0   1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                  | For           |     |   |   |   | The TWSTO flag will be reset;    |
| Has been sent data  Received an ACKNo operation 1 0 1 x Will send REPEATED  For START  No operation 0 1 1 x Will send STOP;  For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP;  For The TWSTO flag will be reset;  Will send START  0x30 Data bytes load 0 0 1 x Will send data;  Has been sent data  Received NACK No operation 1 0 1 x Will send data;  Received NACK No operation 1 0 1 x Will send REPEATED  START  No operation 0 1 1 x Will send STOP;  For START  No operation 1 1 1 x Will send STOP;  The TWSTO flag is reset  No operation 1 1 x Will send STOP;  The TWSTO flag will be reset;  Will send STOP;  The TWSTO flag will be reset;  Will send STOP;  The TWSTO flag will be reset;  Will send START  0x38 SLA + W or No operation 0 0 1 x Will send START  0x38 SLA + W or No operation 0 0 1 x Will release the bus;  Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          |                  |               |     |   |   |   | Will send START                  |
| Received an ACKNo operation 1 0 1 x Will send REPEATED  For START  No operation 0 1 1 x Will send STOP;  For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP;  For The TWSTO flag will be reset;  Will send START  Ox30 Data bytes load 0 0 1 x Will send data;  Has been sent data ACK or NACK will be received  Received NACK No operation 1 0 1 x Will send REPEATED  For START  No operation 0 1 1 x Will send STOP;  For START  No operation 1 1 x Will send STOP;  The TWSTO flag is reset  Will send STOP;  The TWSTO flag is reset  Will send STOP;  The TWSTO flag will be reset;  Will send STOP;  The TWSTO flag will be reset;  Will send START  Ox38 SLA + W or No operation 0 0 1 x Will release the bus;  Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x28     | Data bytes       | load          | 0   | 0 | 1 | x | Will send data;                  |
| For START  No operation 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          | Has been sent    | data          |     |   |   |   | ACK or NACK will be received     |
| No operation 0 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          | Received an AC   | KNo operation | n 1 | 0 | 1 | x | Will send REPEATED               |
| For START  No operation 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                  | For           |     |   |   |   | START                            |
| No operation 1 1 1 x Will send STOP; For The TWSTO flag will be reset; Will send START  0x30 Data bytes load 0 0 1 x Will send data; Has been sent data ACK or NACK will be received Received NACK No operation 1 0 1 x Will send REPEATED  For START  No operation 0 1 1 x Will send STOP; For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP; For The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; Will send START  0x38 SLA + W or No operation 0 0 1 x Will release the bus; Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                  | No operation  | n0  | 1 | 1 | X | Will send STOP;                  |
| For The TWSTO flag will be reset; Will send START  0x30 Data bytes load 0 0 1 x Will send data; Has been sent data ACK or NACK will be received Received NACK No operation 1 0 1 x Will send REPEATED  For START  No operation 0 1 1 x Will send STOP; For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP; For The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  0x38 SLA + W or No operation 0 0 1 x Will release the bus; Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                  | For           |     |   |   |   | The TWSTO flag is reset          |
| Will send START  Ox30 Data bytes load 0 0 1 x Will send data; Has been sent data  Received NACK No operation 1 0 1 x Will send REPEATED  For START  No operation 0 1 1 x Will send STOP; For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP; For The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send START  Ox38 SLA + W or No operation 0 0 1 x Will release the bus; Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |                  | No operation  | n 1 | 1 | 1 | x | Will send STOP;                  |
| Ox30 Data bytes load 0 0 1 x Will send data;  Has been sent data ACK or NACK will be received Received NACK No operation 1 0 1 x Will send REPEATED START  No operation 0 1 1 x Will send STOP;  For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP;  For The TWSTO flag will be reset;  Will send STOP;  The TWSTO flag will be reset;  Will send START  Ox38 SLA + W or No operation 0 0 1 x Will release the bus;  Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |                  | For           |     |   |   |   | The TWSTO flag will be reset;    |
| Has been sent data  Received NACK No operation 1 0 1 x Will send REPEATED  For START  No operation 0 1 1 x Will send STOP;  For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP;  For The TWSTO flag will be reset;  Will send STOP;  The TWSTO flag will be reset;  Will send START  0x38 SLA + W or No operation 0 0 1 x Will release the bus;  Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                  |               |     |   |   |   | Will send START                  |
| Received NACK No operation 1 0 1 x Will send REPEATED  For START  No operation 0 1 1 x Will send STOP;  For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP;  For Will send STOP;  The TWSTO flag will be reset;  Will send START  0x38 SLA + W or No operation 0 0 1 x Will release the bus;  Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x30     | Data bytes       | load          | 0   | 0 | 1 | x | Will send data;                  |
| For START  No operation 0 1 1 x Will send STOP;  For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP;  For The TWSTO flag will be reset;  Will send STOP;  The TWSTO flag will be reset;  Will send STOP;  The TWSTO flag will be reset;  Will send START  0x38 SLA + W or No operation 0 0 1 x Will release the bus;  Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | Has been sent    | data          |     |   |   |   | ACK or NACK will be received     |
| No operation 0 1 1 x Will send STOP; For The TWSTO flag is reset No operation 1 1 1 x Will send STOP; For The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will send STOP; The TWSTO flag will be reset; Will release the bus; Will enter the unaddressed slave mode No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | Received NACK    | No operation  | n 1 | 0 | 1 | x | Will send REPEATED               |
| For The TWSTO flag is reset  No operation 1 1 1 x Will send STOP;  For The TWSTO flag will be reset;  Will send START  Ox38 SLA + W or No operation 0 0 1 x Will release the bus;  Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                  | For           |     |   |   |   | START                            |
| No operation 1 1 1 x Will send STOP; For The TWSTO flag will be reset; Will send START  0x38 SLA + W or No operation 0 0 1 x Will release the bus; Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                  | No operation  | n0  | 1 | 1 | x | Will send STOP;                  |
| For The TWSTO flag will be reset; Will send START  0x38 SLA + W or No operation 0 0 1 x Will release the bus;  Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                  | For           |     |   |   |   | The TWSTO flag is reset          |
| For The TWSTO flag will be reset; Will send START  0x38 SLA + W or No operation 0 0 1 x Will release the bus;  Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                  | No operation  | n 1 | 1 | 1 | x | Will send STOP;                  |
| 0x38 SLA + W or No operation 0 1 x Will release the bus;  Data arbitration For Will enter the unaddressed slave mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |                  | -             |     |   |   |   | The TWSTO flag will be reset;    |
| Data arbitration For Will enter the unaddressed slave failure mode  No operation 1 0 1 x Will be sent when idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                  |               |     |   |   |   | Will send START                  |
| failure $ \qquad \qquad mode \\ No \ operation \ 1 \qquad 0 \qquad 1 \qquad x \qquad Will \ be \ sent \ when \ idle $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x38 SLA | + W or           | No operation  | n0  | 0 | 1 | x | Will release the bus;            |
| No operation $1 	 0 	 1 	 x 	 Will be sent when idle$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | Data arbitration | For           |     |   |   |   | Will enter the unaddressed slave |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          | failure          |               |     |   |   |   | mode                             |
| For START                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |                  | No operation  | n 1 | 0 | 1 | x | Will be sent when idle           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                  | For           |     |   |   |   | START                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                  |               |     |   |   |   |                                  |

- 200 -

Page 208

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The format and status of the host send mode are as follows:

M

S SLA+W A DATA A P



The format and status of the host send mode

### Host receive mode

In host receive mode, TWI receives a certain number of data bytes from the slave transmitter. In order to enter the host mode, Send a START signal. The next address packet format determines whether TWI is in the host transmitter mode or the host receiver mode. If you send SLA + W, enter the host send mode. If SLA + R is sent, it enters the host receive mode. This The status codes mentioned in one section assume that the prescaler control bit is "0".

Write the START signal by writing the following values to the TWCR register:

| TWINT | TWEA | TWSTA T | WSTO TWW | С    | TWEN | - | TWIE |
|-------|------|---------|----------|------|------|---|------|
| 1     | X    | 1       | 0        | x    | 1    | 0 | x    |
|       |      |         |          |      |      |   |      |
|       |      |         | - 20     | )1 - |      |   |      |

## Page 209

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

TWEN bit must be set to "1" to enable TWI interface, TWSTA set to "1" to send START signal, TWINT set to "1" to clear TWINT flag. The TWI module detects the bus status and sends the START signal as soon as the bus is idle. When START is sent , The hardware sets the TWINT flag, and updates the TWSR status code to 0x08.

In order to enter the host receive mode, you must send SLA + R. This can be done by doing the following. Write to the TWDR register first Into SLA + R, and then write "1" to the TWINT bit to clear the TWINT flag to continue transmission, that is, write to the TWCR register Column value to send SLA + R:

When the SLA + R is transmitted and the acknowledge signal is received, TWINT is set and the status code of the TWSR is updated. possible The status code is 0x38, 0x40, or 0x48. A suitable response to each status code is described in detail in the status code table.

When SLA + R is sent successfully, it can start receiving packets. Write the "TWINT" bit by writing "1" to the TWINT bit Continue to receive. The following values are written to the TWCR register to initiate reception:

TWINT TWEA TWSTA TWSTO TWWC TWEN - TWIE

1 x 0 0 x 1 0

When the packet is received and the acknowledge signal is transmitted, TWINT is set and the status code of the TWSR is updated. possible The status code is 0x50 or 0x58. A suitable response to each status code is described in detail in the status code table.

When the data reception is successful, you can continue to receive data packets. This process is repeated until the last byte is received.

After the host receives the last byte, it must send a NACK acknowledge signal to the slave transmitter. The host generates a STOP signal Or the REPEATED START signal is completed by the entire reception.

The STOP signal is issued by writing the following values to the TWCR register:

Write the REPEATED START signal by writing the following values to the TWCR register:

TWINT TWEA TWSTO TWWC TWEN - TWIE

1 x 1 0 x 1 0 x

1 0 x

After sending REPEATED START (status code 0x10), the TWI interface can access the same host again, or visit Ask the new host without sending a STOP signal. REPEATED START makes the host free of control of the bus without losing control The switch between the different slaves, the host transmitter, and the host receiver mode.

The status code in the host receive mode and the corresponding operation are shown in the following table:

### Host receive mode status code table

Application software response status code Operation of TWCR The next step in the hardware Read / write State of the item
TWDR STA STO TWINT TWEA 0x08 START has beetoad Will send SLA + R; SLA + Rsend ACK or NACK will be received 0x10 REPEATED load Will send SLA + R; START has beeSLA + R ACK or NACK will be received

- 202 -

# Page 210

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

|      | send             | load         | 0 | 0 | 1 | x | Will send SLA + W;               |
|------|------------------|--------------|---|---|---|---|----------------------------------|
|      |                  | SLA + W      |   |   |   |   | Will receive ACK or NACK;        |
|      |                  |              |   |   |   |   | Will switch to MT mode           |
| 0x38 | SLA + R or       | No operation | 0 | 0 | 1 | x | Will release the bus;            |
|      | Data arbitration | nFor         |   |   |   |   | Will enter the unaddressed slave |
|      | failure          |              |   |   |   |   | mode                             |
|      |                  | No operation | 1 | 0 | 1 | x | Will be sent when idle           |
|      |                  | For          |   |   |   |   | START                            |
| 0x40 | SLA + R has b    | operation    | 0 | 0 | 1 | 0 | Will receive data;               |
|      | send;            | For          |   |   |   |   | Will send NACK                   |
|      | received         | No operation | 0 | 0 | 1 | 1 | Will receive data;               |
|      | ACK              | For          |   |   |   |   | ACK will be sent                 |
| 0x48 | SLA + R has b    | operation    | 1 | 0 | 1 | X | Will send REPEATED               |
|      | send;            | For          |   |   |   |   | START                            |
|      | received         | No operation | 0 | 1 | 1 | x | Will send STOP;                  |
|      | NACK             | For          |   |   |   |   | The TWSTO flag is reset          |
|      |                  | No operation | 1 | 1 | 1 | x | Will send STOP;                  |
|      |                  | For          |   |   |   |   | The TWSTO flag will be reset;    |
|      |                  |              |   |   |   |   | Will send START                  |
| 0x50 | Data bytes       | Read         | 0 | 0 | 1 | 0 | Will receive data;               |
|      | Received;        | data         |   |   |   |   | Will send NACK                   |
|      | ACK has been     | irsuct       | 0 | 0 | 1 | 1 | Will receive data;               |
|      | give away        | data         |   |   |   |   | ACK will be sent                 |
|      |                  |              |   |   |   |   |                                  |

| 0x58 | Data bytes<br>Received; | Read<br>data | 1 | 0 | 1 | x | Will send REPEATED<br>START   |
|------|-------------------------|--------------|---|---|---|---|-------------------------------|
|      | NACK has b              | eerRead      | 0 | 1 | 1 | X | Will send STOP;               |
|      | send                    | data         |   |   |   |   | The TWSTO flag is reset       |
|      |                         | Read         | 1 | 1 | 1 | x | Will send STOP;               |
|      |                         | data         |   |   |   |   | The TWSTO flag will be reset; |
|      |                         |              |   |   |   |   | Will send START               |

The format and status of the host receive mode are as follows:

- 203 -

Page 211



The format and status of the host receive mode

#### Slave receive mode

In the slave receive mode, a certain number of data bytes can be received from the host transmitter. The status code mentioned in this chapter It is assumed that the prescaler control bit is "0".

To start the slave receive mode, set the TWAR and TWCR registers.

TWAR needs to be set as follows:

TWA6 TWA5 TWA4 TWA3 TWA2 TWA1 TWA0 TWGC

#### Device slave address

The upper 7 bits of TWAR are the slave addresses that the TWI interface responds to when the host is addressed. If LSB is set, TWI responds to broadcast call Called address (0x00), otherwise ignore the general call address.

TWCR should be set as follows:

TWINT TWEA TWSTO TWWC TWEN - TWIE

0 1 0 0 0 1 0 x

TWEN must be set to enable the TWI interface, TWEA must be set to enable the host to address (slave address or broadcast call) to Return to the confirmation message ACK. TWSTA and TWSTO must be cleared.

- 204 -

### Page 212

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

After the TWAR and TWCR are initialized, the TWI interface starts waiting until its slave address (or broadcast address) is found site. The TWI enters the slave receive mode when the data direction bit of the slave address is "0" (indicating a write operation). When the number When the direction bit is "1" (indicating read operation), TWI enters the slave transmission mode. Receive their own slave address and write operation After the flag is set, the TWINT flag is set and the valid status code is also updated to TWSR. Each status code under the appropriate

The response is described in detail in the status code table. It should be noted that, when the host mode under the TWI arbitration can also be failed Enter the slave receive mode (see status codes 0x68 and 0x78).

If the TWEA bit is reset during transmission, TWI will return NACK (high) to SDA after receiving a byte on-line. This can be used to indicate that the slave can not receive more data. When the TWEA bit is "0", TWI will not respond to itself The slave address. However, TWI will still monitor the bus, once TWEA is set, you can restore the address recognition and response. and also That is, you can use TWEA to temporarily isolate the TWI interface from the bus.

The clock of the TWI interface can be turned off in other sleep modes except the idle mode. If the slave can receive the mode,

The interface will continue to respond to the slave address or broadcast address using the bus clock. Address match will wake up the MCU. During awakening,

The TWI interface will remain SCL low until the TWINT flag is cleared. When the TWI interface clock returns to normal

Receive more data.

The status code of the slave receive mode is shown in the following table:

#### Slave receive mode status code table

|             |                         | Ap                         | olication sof | tware response |   |                               |
|-------------|-------------------------|----------------------------|---------------|----------------|---|-------------------------------|
| status code | Bus and hardware status | Read / write               | Operatio      | n of TWCR      |   | The next step in the hardware |
|             |                         | TWDR STA                   | STO TWIN      | TWEA           |   |                               |
| 0x60        | SLA + W has been rece   | iv <b>N</b> b operation x  | 0             | 1              | 0 | Will receive data;            |
|             | ACK has been sent       | For                        |               |                |   | Will send NACK                |
|             |                         | No operation x             | 0             | 1              | 1 | Will receive data;            |
|             |                         | For                        |               |                |   | ACK will be sent              |
| 0x68        | When sending SLA + R    | / Note operation x         | 0             | 1              | 0 | Will receive data;            |
|             | Failure of arbitration; | For                        |               |                |   | Will send NACK                |
|             | SLA + W has been rece   | iv <b>≱t</b> b operation x | 0             | 1              | 1 | Will receive data;            |
|             | ACK has been sent       | For                        |               |                |   | ACK will be sent              |
| 0x70        | The broadcast address h | asNovempeeatiined;         | 0             | 1              | 0 | Will receive data;            |
|             | ACK has been sent       | For                        |               |                |   | Will send NACK                |
|             |                         | No operation x             | 0             | 1              | 1 | Will receive data;            |
|             |                         | For                        |               |                |   | ACK will be sent              |
| 0x78        | When sending SLA + R    | / Note operation x         | 0             | 1              | 0 | Will receive data;            |
|             | Failure of arbitration; | For                        |               |                |   | Will send NACK                |
|             | SLA + W has been rece   | ived operation x           | 0             | 1              | 1 | Will receive data;            |
|             | ACK has been sent       | For                        |               |                |   | ACK will be sent              |
| 0x80        | Own data has been recei | iv <b>Rd</b> ;ad x         | 0             | 1              | 0 | Will receive data;            |
|             | ACK has been sent       | data                       |               |                |   | Will send NACK                |

|      | Read                             | X | 0 | 1 | 1 | Will receive data;        |
|------|----------------------------------|---|---|---|---|---------------------------|
|      | data                             |   |   |   |   | ACK will be sent          |
| 0x88 | Own data has been received; read | 0 | 0 | 1 | 0 | Will switch to unreserved |

- 205 -

## Page 213

| LGT8FX8P Series | s - Programming Manual 1.0.1 |      |   |   |   | LogicGre | en Technologies Co., LTD             |
|-----------------|------------------------------|------|---|---|---|----------|--------------------------------------|
|                 | NA CIVIL 1                   |      |   |   |   |          |                                      |
|                 | NACK has been sent           | data |   |   |   |          | Slave mode;                          |
|                 |                              |      |   |   |   |          | Will not respond from the ground     |
|                 |                              |      |   |   |   |          | Address and broadcast                |
|                 |                              | Read | 0 | 0 | 1 | 1        | Will switch to unreserved            |
|                 |                              | data |   |   |   |          | Slave mode;                          |
|                 |                              |      |   |   |   |          | Will respond from the ground         |
|                 |                              |      |   |   |   |          | site;                                |
|                 |                              |      |   |   |   |          | When TWGCE = 1,                      |
|                 |                              |      |   |   | _ |          | Should be broadcast                  |
|                 |                              | Read | 1 | 0 | 1 | 0        | Will switch to unreserved            |
|                 |                              | data |   |   |   |          | Slave mode;                          |
|                 |                              |      |   |   |   |          | Will not respond from the ground     |
|                 |                              |      |   |   |   |          | Address and broadcast                |
|                 |                              |      |   |   |   |          | When the bus is idle,<br>Send START  |
|                 |                              | Read | 1 | 0 | 1 | 1        | Will switch to unreserved            |
|                 |                              | data |   | U |   | 1        | Slave mode;                          |
|                 |                              | uata |   |   |   |          | Will respond from the ground         |
|                 |                              |      |   |   |   |          | site;                                |
|                 |                              |      |   |   |   |          | When TWGCE = 1,                      |
|                 |                              |      |   |   |   |          | Should be broadcast                  |
|                 |                              |      |   |   |   |          | When the bus is idle,                |
|                 |                              |      |   |   |   |          | Send START                           |
| 0x90            | Broadcast data received;     | Read | x | 0 | 1 | 0        | Will receive data;                   |
|                 | ACK has been sent            | data |   |   |   |          | Will send NACK                       |
|                 |                              | Read | x | 0 | 1 | 1        | Will receive data;                   |
|                 |                              | data |   |   |   |          | ACK will be sent                     |
| 0x98            | Broadcast data received;     | Read | 0 | 0 | 1 | 0        | Will switch to unreserved            |
|                 | NACK has been sent           | data |   |   |   |          | Slave mode;                          |
|                 |                              |      |   |   |   |          | Will not respond from the ground     |
|                 |                              |      |   |   |   |          | Address and broadcast                |
|                 |                              | Read | 0 | 0 | 1 | 1        | Will switch to unreserved            |
|                 |                              | data |   |   |   |          | Slave mode;                          |
|                 |                              |      |   |   |   |          | Will respond from the ground         |
|                 |                              |      |   |   |   |          | site;                                |
|                 |                              |      |   |   |   |          | When TWGCE = $1$ ,                   |
|                 |                              |      |   |   |   |          | Should be broadcast                  |
|                 |                              | Read | 1 | 0 | 1 | 0        | Will switch to unreserved            |
|                 |                              | data |   |   |   |          | Slave mode;                          |
|                 |                              |      |   |   |   |          | Will not respond from the ground     |
|                 |                              |      |   |   |   |          | Address and broadcast                |
|                 |                              |      |   |   |   |          | When the bus is idle,                |
|                 |                              | Dand | 1 | 0 | 1 | 1        | Send START Will switch to unreserved |
|                 |                              | Read | 1 | J | 1 | 1        | win switch to unleserved             |

- 206 -

Page 214

LGT8FX8P Series - Programming Manual 1.0.1 LogicGreen Technologies Co., LTD data Slave mode; Will respond from the ground When TWGCE = 1, Should be broadcast When the bus is idle, Send START 0xA0 When the machine is wor $\mathbf{Nng}$ operation 0Will switch to unreserved STOP Slave mode; REPEATED START Will not respond from the ground Address and broadcast Will switch to unreserved No operation 0 For Slave mode; Will respond from the ground site; When TWGCE = 1, Should be broadcast No operation 1 Will switch to unreserved For Slave mode; Will not respond from the ground Address and broadcast

Will respond from the ground site;

0

No operation 1 For

When TWGCE = 1, Should be broadcast When the bus is idle, Send START

When the bus is idle, Send START

Slave mode;

Will switch to unreserved

The format and status of the slave receive mode are as follows:

- 207 -

Page 215

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

SR

S SLA+W A DATA A DATA A Por:

#### LGT8F88P LGT8F168P LGT8F328P



Slave receive mode format and status diagram

#### Slave send mode

In the slave transmit mode, a certain number of data bytes can be sent to the host receiver. The status code mentioned in this chapter It is assumed that the prescaler control bit is "0".

To start the slave receive mode, set the TWAR and TWCR registers.

TWAR needs to be set as follows:

TWA6 TWA5 TWA4 TWA3 TWA2 TWA1 TWA0 TWGCE

Device slave address

The upper 7 bits of TWAR are the slave addresses that the TWI interface responds to when the host is addressed. If LSB is set, TWI responds to broadcast call Called address (0x00), otherwise ignore the general call address.

TWCR should be set as follows:

- 208 -

## Page 216

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

TWEN must be set to enable the TWI interface, TWEA must be set to enable the host to address (slave address or broadcast call) to Return to the confirmation message ACK. TWSTA and TWSTO must be cleared.

After the TWAR and TWCR are initialized, the TWI interface starts waiting until its slave address (or broadcast address) is found site. The TWI enters the slave receive mode when the data direction bit of the slave address is "0" (indicating a write operation). When the number When the direction bit is "1" (indicating read operation), TWI enters the slave transmission mode. Receive their own slave address and read gymnastics After the flag is set, the TWINT flag is set and the valid status code is also updated to TWSR. Each status code under the appropriate The response is described in detail in the status code table. It should be noted that, when the host mode under the TWI arbitration can also be failed Enter the slave transmit mode (see status code 0xB0).

If the TWEA bit is reset during transmission, TWI will switch to unaddressed slave mode after sending the last byte.

The status code in the TWSR register will be updated after the host receiver gives NACK or ACK for the last byte of transmission.

For 0xC0 or 0xC8. If the host receiver continues to transmit the operation, the slave transmitter will not respond, the host will receive the full "1" data (ie 0xFF). When the slave sends the last byte of data (TWEA is cleared) and the NACK is expected

Response, and the host wants to receive more data to send ACK as a response, TWSR will be updated to 0xC8.

When the TWEA bit is "0", TWI does not respond to its own slave address. But TWI will still listen to the bus once TWEA

Is set, you can restore the address recognition and response. That is, you can use TWEA to temporarily switch the TWI interface from the bus Isolated out.

The clock of the TWI interface can be turned off in other sleep modes except the idle mode. If the slave can receive the mode,

The interface will continue to respond to the slave address or broadcast address using the bus clock. Address match will wake up the MCU. During awakening, The TWI interface will remain SCL low until the TWINT flag is cleared. When the TWI interface clock returns to normal Receive more data.

The status code of the slave transmit mode is shown in the following table:

### Slave status code table for sending mode

|             | Bus and hard                                                               |                      | Application s                            |   |                                                                         |                                                                         |
|-------------|----------------------------------------------------------------------------|----------------------|------------------------------------------|---|-------------------------------------------------------------------------|-------------------------------------------------------------------------|
| status code |                                                                            | Read / write<br>TWDR | ote Operation of TWCR STA STO TWINT TWEA |   |                                                                         | The next step in the hardware                                           |
| 0xA8        | SLA + R has been receive; ACK has been iss                                 | 0                    | 1                                        | 0 | Will send the last number according to; It is desirable to receive NACK |                                                                         |
|             | give away L                                                                | oad data x           | 0                                        | 1 | 1                                                                       | Will send data; ACK will be received                                    |
| 0xB0        | 0xB0 hair give a wayd data $x$ $SLA + R / W$ When the arbitration was lost |                      | 0                                        | 1 | 0                                                                       | Will send the last number according to; It is desirable to receive NACK |
|             | defeat; L SLA + R has been receive; ACK has been iss give away             | 0                    | 1                                        | 1 | Will send data; ACK will be received                                    |                                                                         |

- 209 -

## Page 217

| LGT8FX8P Ser | ies - Programming Manual 1.0.1               |   |   |   | I | LogicGreen Technologies Co., LTD          |
|--------------|----------------------------------------------|---|---|---|---|-------------------------------------------|
| 0xB8         | Data has been isk <b>wad</b> data x<br>Send; |   | 0 | 1 | 0 | Will send the last number according to;   |
|              | Received                                     |   |   |   |   | It is desirable to receive NACK           |
|              | Load data x                                  |   | 0 | 1 | 1 | Will send data;                           |
|              |                                              |   |   |   |   | ACK will be received                      |
| 0xC0         | Data has been is Naced peration              | 0 | 0 | 1 | 0 | Will switch to unreserved slave           |
|              | give away;                                   |   |   |   |   | mode;                                     |
|              | NACK has been                                |   |   |   |   | Will not respond to the slave address and |
|              | receive                                      |   |   |   |   | broadcast                                 |
|              | No operation                                 | 0 | 0 | 1 | 1 | Will switch to unreserved slave           |
|              |                                              |   |   |   |   | mode;                                     |
|              |                                              |   |   |   |   | Will respond to the slave address;        |
|              |                                              |   |   |   |   | TWGCE = 1 will respond widely             |
|              |                                              |   |   |   |   | broadcast                                 |
|              | No operation                                 | 1 | 0 | 1 | 0 | Will switch to unreserved slave           |
|              |                                              |   |   |   |   | mode;                                     |
|              |                                              |   |   |   |   | Will not respond to the slave address and |
|              |                                              |   |   |   |   | broadcast;                                |
|              |                                              |   |   |   |   | Bus will be sent when idle                |
|              |                                              |   |   |   |   | START                                     |
|              | No operation                                 | 1 | 0 | 1 | 1 | Will switch to unreserved slave           |
|              |                                              |   |   |   |   | mode;                                     |
|              |                                              |   |   |   |   | Will respond to the slave address;        |
|              |                                              |   |   |   |   |                                           |

TWGCE = 1 will respond widely broadcast; Bus will be sent when idle START 0xC8 1 Will switch to unreserved slave the last one No operation Data has been issued mode; Will not respond to the slave address and give away; ACK has been received Receive Will switch to unreserved slave No operation 1 mode; Will respond to the slave address; TWGCE = 1 will respond widely broadcast No operation 0 1 Will switch to unreserved slave mode; Will not respond to the slave address and broadcast; Bus will be sent when idle START Will switch to unreserved slave No operation

- 210 -

### Page 218

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Will respond to the slave address; TWGCE = 1 will respond widely broadcast; Bus will be sent when idle

START

mode;

The format and status of the slave transmit mode are shown in the following figure:

DATA P or S P or S DATA

The format and status of the slave mode

#### Other status

There are two status codes that do not have a corresponding TWI state definition, as shown in the following table:

Other status code table

Application software response

#### LGT8F88P LGT8F168P LGT8F328P

| status code | -4-4-                 | Read / write  |     | Operation of TWCR |           |    | The next step in the hardware         |  |
|-------------|-----------------------|---------------|-----|-------------------|-----------|----|---------------------------------------|--|
|             | state                 | TWDR          | STA | STO TWINT TWEA    |           |    |                                       |  |
| 0xF8        | Stateless information | nŅo operation |     | Do not op         | erate TWO | CR | Wait or perform the current operation |  |
|             | TWINT = 0             |               |     |                   |           |    | For                                   |  |
| 0x00        | Illegal START         | No operation  | 0   | 1                 | 1         | x  | Only affect the internal hardware;    |  |
|             | Or STOP               |               |     |                   |           |    | No STOP is sent                       |  |
|             | The bus is wrong      |               |     |                   |           |    | Bus; bus release                      |  |
|             |                       |               |     |                   |           |    | And clear the TWSTO bit               |  |

The status code 0xF8 indicates that there is no relevant information at this time because the TWINT flag is "0". This state may occur at TWI The port is not involved in serial transmission or the current transmission has not yet been completed.

- 211 -

#### Page 219

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

State 0x00 indicates that a bus error occurred during serial transmission. Bus error when illegal START or STOP occurs

It will happen. For example, there is START or STOP between address and data, address, and ACK. The bus error will be set

TWINT. In order to recover from the error, TWSTO must be set and cleared by writing "1" to clear TWINT. This will cause TWI to connect

The port enters the unaddressed slave mode without generating a STOP, releases SCL and SDA, and clears the TWSTO bit.

Combination mode

In some cases, several TWI modes must be combined to achieve the desired job. For example, from the serial EEPROM Read the data, the typical transmission includes the following steps:

- 1. The transmission must be initiated;
- 2. You must tell the EEPROM where the data should be read;
- 3. must complete the read operation;
- 4. The transmission must end.

Note that data can be transferred from the host to the slave, and vice versa. The host tells the slave to read the location of the data, using the master Machine sending mode. Next, read data from the slave, using the host receive mode. The direction of transmission will change. Host Must maintain the various stages of the bus control, all the steps are uninterrupted operation. If in a multi-host system,

Between 2 and 3 another host to change the location of the data read, then break the principle of the host to read the data location

Would be wrong. Change the direction of data transmission by sending the address byte and receiving data between the sending REPEATED START to achieve. After sending REPEATED START, the host still has bus control.

The following figure describes the transmission process:



Combine multiple TWI modes to access the serial EEPROM diagram

### Multi - host system and arbitration

If more than one host is connected to the same TWI bus, one or more of them may start the data transfer at the same time.

The TWI protocol ensures that in this case, through an arbitration process, one of the hosts is allowed to transmit and will not be lost data. Here the two host to try to send data from the machine as an example to describe the bus arbitration process.

There are several different situations that will result in a bus arbitration process:

- Two or more hosts communicate with a slave at the same time. In this case, both the host and the slave do not know.
   There is competition on the bus;
- ◆ Two or more hosts simultaneously access different data or operating directions for the same slave. In this case will be Arbitration occurs at the READ / WRITE bit or data bit. When there are other hosts to the SDA line to send "0", to the SDA line The host that sent "1" will fail the arbitration. The failed host will switch to the un-addressed slave mode, or so on When the bus is idle, a new START signal is sent, depending on the operation of the application software.

Two or more hosts access different slaves. In this case, bus arbitration occurs in the SLA phase. When there is
When the host sends a "0" to the SDA line, the host that sends "1" to the SDA line will fail the arbitration. On the SLA bus
The failed host will switch to slave mode and check if it is being addressed by the host for bus control. Such as
The value is addressed, it will enter the SR or ST mode, depending on the READ / WRITE bit following the SLA. If not found

- 212 -

### Page 220

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Address, it will switch to unreserved slave mode, or wait for the bus to send a new START signal, This depends on the operation of the application software.

The following figure describes the process of bus arbitration:



Bus arbitration process

## Register definition

| TWI register list |         |          |                           |  |  |  |  |
|-------------------|---------|----------|---------------------------|--|--|--|--|
| register          | address | Defaults | description               |  |  |  |  |
| TWBR              | 0x B8   | 0x00     | TWI bit rate register     |  |  |  |  |
| TWSR              | 0xB9    | 0x00     | TWI status register       |  |  |  |  |
| TWAR              | 0xBA    | 0x00     | TWI address register      |  |  |  |  |
| TWDR              | 0xBB    | 0x00     | TWI data register         |  |  |  |  |
| TWCR              | 0xBC    | 0x00     | TWI control register      |  |  |  |  |
| TWAMR             | 0xBD    | 0x00     | TWI address mask register |  |  |  |  |

### TWBR - TWI bit rate register

| TWBR - | TWI | bit rate | register |
|--------|-----|----------|----------|
|--------|-----|----------|----------|

| Addres                                                                      | ss: 0xB8                                                                                       |                                                 | Default: 0x00 |              |     |               |             |          |  |  |  |
|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------|---------------|--------------|-----|---------------|-------------|----------|--|--|--|
| Bit                                                                         | 7                                                                                              | 6                                               | 5             | 4            | 3   | 2             | 1           | 0        |  |  |  |
| ы                                                                           | TWBR7 TV                                                                                       | TWBR6 TWBR5 TWBR4 TWBR3 TWBR2 TWBR1 TWBR0       |               |              |     |               |             |          |  |  |  |
| R/W                                                                         | R/W                                                                                            | R/W                                             | R/W           | R/W          | R/W | R/W           | R/W         | R/W      |  |  |  |
| Bit Name description                                                        |                                                                                                |                                                 |               |              |     |               |             |          |  |  |  |
|                                                                             |                                                                                                | TWI bit ra                                      | ate selection | control bit. |     |               |             |          |  |  |  |
| 7. 0                                                                        | TWBR [7: 0 TWBR is the bit rate generator division factor. The bit rate generator is a divider |                                                 |               |              |     |               |             | divider, |  |  |  |
| 7: 0 Used to generate the SCL clock in master mode. The bit rate is calcula |                                                                                                |                                                 |               |              |     | is calculated | as follows: |          |  |  |  |
|                                                                             |                                                                                                | $f_{scl} = f_{sys} / (16 + 2 * TWBR * 4 TWPS).$ |               |              |     |               |             |          |  |  |  |

- 213 -

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## TWSR - TWI status register

TWSR - TWI status register

| Address: 0xB9                                                                      |                  |                 |              |                  | Defau           | Default: 0xF8 |                |                           |                |  |
|------------------------------------------------------------------------------------|------------------|-----------------|--------------|------------------|-----------------|---------------|----------------|---------------------------|----------------|--|
| Bit                                                                                | 7                | 6               | 5            | 4                | 3               | 2             | 1              | 0                         |                |  |
| Name T                                                                             | WS7              | TWS6 TW         | 'S5          | TWS4 TV          | WS3             | -             | TWPS1 TV       | WPS0                      |                |  |
| R/W                                                                                | R/W              | R/W             | R/W          | R/W              | R/W             | R/W           | R/W            | R/W                       |                |  |
| Bit                                                                                | Name             | description     | description  |                  |                 |               |                |                           |                |  |
|                                                                                    | TWI status flag. |                 |              |                  |                 |               |                |                           |                |  |
| 5-bit TWS response TWI logic and bus status. Different status values are different |                  |                 |              |                  |                 |               |                |                           |                |  |
| 7: 3 TV                                                                            | WS [7: 3]        | The meanin      | g of the TW  | I working m      | ode is descri   | bed in deta   | il. The values | s read from T             | ΓWSR include 5 |  |
| Bit status value and 2-bit prescaler control bit, the pre-di                       |                  |                 |              |                  | e pre-divisi    | on should be  | masked who     | en the status is detected |                |  |
|                                                                                    |                  | The frequen     | cy is "0". T | his is the state | e detection is  | ndependent    | of the presca  | aler setting.             |                |  |
| 2                                                                                  | -                | Keep it.        |              |                  |                 |               |                |                           |                |  |
| 1                                                                                  | TWPS1 TV         | VI prescaler co | ontrol high. |                  |                 |               |                |                           |                |  |
|                                                                                    |                  | TWPS1 and       | TWPS0 tog    | gether form T    | WPS [1: 0]      | to control t  | he bit rate pr | escaler                   |                |  |
|                                                                                    |                  | Factor, and     | TWBR toge    | ther to contro   | ol the bit rate | ·.            |                |                           |                |  |
| 0                                                                                  | TWPS0 TV         | VI prescaler co | ontrol low.  |                  |                 |               |                |                           |                |  |
|                                                                                    |                  | TWPS0 and       | TWPS1 to     | zether form T    | WPS [1:0]       | to control t  | he hit rate pr | escaler                   |                |  |

TWPS0 and TWPS1 together form TWPS [1: 0] to control the bit rate prescaler

Factor, and TWBR together to control the bit rate.

| TWPS [1: 0] | Prescaler factor |
|-------------|------------------|
| 0           | 1                |
| 1           | 4                |
| 2           | 16               |
| 3           | 64               |

### TWAR - TWI address register

TWAR - TWI address register

| Address              | Address: 0xBA |                                                                                            |               |              |               | Default: 0x00 |            |               |        |  |  |
|----------------------|---------------|--------------------------------------------------------------------------------------------|---------------|--------------|---------------|---------------|------------|---------------|--------|--|--|
| Bit                  | 7             | 6                                                                                          | 5             | 4            | 3             | 2             | 1          | 0             |        |  |  |
| Name T               | WAR6 TWA      | R5 TWAR4 TW                                                                                | VAR3 TWA      | R2 TWAR1     | ΓWAR0 TW      | GCE .         |            |               |        |  |  |
| R/W                  | R/W           | R/W                                                                                        | R/W           | R/W          | R/W           | R/W           | R/W        | R/W           |        |  |  |
| Bit Name description |               |                                                                                            |               |              |               |               |            |               |        |  |  |
|                      |               | TWI slave address bits.                                                                    |               |              |               |               |            |               |        |  |  |
| 7. 1 TW              | 7A [6: 0]     | TWA is the TWI slave address. When TWI is operating in slave mode, TWI will be based       |               |              |               |               |            |               |        |  |  |
| 7. 1 1 W             | 'A [6: 0]     | This address responds. Host mode does not require this address. But in multi-host systems, |               |              |               |               |            |               |        |  |  |
|                      |               | Also need to set the slave address for other host access.                                  |               |              |               |               |            |               |        |  |  |
|                      |               | TWI broadcast identification enable control bit.                                           |               |              |               |               |            |               |        |  |  |
|                      |               | When the TWGCE bit is set to "1", the TWI bus broadcast identification is enabled.         |               |              |               |               |            |               |        |  |  |
| 0                    | TWGCE         | When setting the TWGCE bit to "0", the TWI bus broadcast recognition is disabled.          |               |              |               |               |            |               |        |  |  |
|                      |               | When TWGO                                                                                  | CE is set and | the received | l address fra | me is 0x00,   | the TWI mo | dule responds | to thi |  |  |
|                      |               | Bus broadcast.                                                                             |               |              |               |               |            |               |        |  |  |

- 214 -

## Page 222

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

TWDR - TWI data register

TWDR - TWI data register

Address: 0xBB Default: 0xFF

| Bit             | 7     | 6                                                                                | 5                             | 4   | 3   | 2   | 1   | 0   |  |  |  |  |  |
|-----------------|-------|----------------------------------------------------------------------------------|-------------------------------|-----|-----|-----|-----|-----|--|--|--|--|--|
| Name TWD7       |       | TWD6 TV                                                                          | TWD6 TWD5 TWD4 TWD2 TWD2 TWD0 |     |     |     |     |     |  |  |  |  |  |
| R/W             | R / W | R/W                                                                              | R/W                           | R/W | R/W | R/W | R/W | R/W |  |  |  |  |  |
| Bit             | Name  | description                                                                      |                               |     |     |     |     |     |  |  |  |  |  |
|                 |       | TWI data register.                                                               |                               |     |     |     |     |     |  |  |  |  |  |
| 7: 0 TWD [7: 0] |       | TWD is going to transmit the next byte on the bus, or just received from the bus |                               |     |     |     |     |     |  |  |  |  |  |
|                 |       | To the last l                                                                    | byte.                         |     |     |     |     |     |  |  |  |  |  |
|                 |       |                                                                                  |                               |     |     |     |     |     |  |  |  |  |  |

#### TWCR - TWI control register

TWCR - TWI control register

| Address: | 0xBC        |               |      | Default: 0x00 |   |     |   |     |  |
|----------|-------------|---------------|------|---------------|---|-----|---|-----|--|
| Bit      | 7           | 6             | 5    | 4             | 3 | 2   | 1 | 0   |  |
| Name TV  | -           | TWIE          |      |               |   |     |   |     |  |
| R/W      | R/W         | R/W           | R/W  | R/W           | R | R/W | - | R/W |  |
| Bit Name | Description | 1             |      |               |   |     |   |     |  |
|          | т           | W/I interrupt | flag |               |   |     |   |     |  |

TWI interrupt flag

When TWI completes the current job and wants the application to intervene, the hardware sets the TWINT bit. If the global interrupt is set and the TWIE bit is set, a TWI interrupt will be generated and the MCU will execute

TWI interrupt service routine. When the TWINT flag is set, the low level of the SCL signal will be

7 TWINT Was extended

The TWINT flag can only be cleared by writing a "1" to this bit. Even if the execution of the service

Program, the hardware will not automatically clear the bit. Also note that clearing this bit will be immediately

Turn on TWI operation. Therefore, before clearing the TWINT bit, first complete the TWAR,

TWAMR, TWSR and TWDR registers.

TWI enables response control bits.

 $The \ TWEA \ bit \ controls \ the \ generation \ of \ the \ acknowledge \ pulse. \ When \ the \ TWEA \ bit \ is set to \ "1", and \ the \ following \ is \ satisfied$ 

One of the conditions will be generated on the TWI bus response pulse:

6 TWEA

1) Receives the slave address of the device;

2) received a call when TWGCE is set;

3) Receive one byte of data in the host receive or slave receive mode.

When the TWEA bit is set to "0", the device is temporarily disconnected from the TWI bus. Set the device

Re-address address recognition.

TWI start status control bit.

The TWSTA bit needs to be set when the CPU wishes to become a host on the TWI bus. hard

5 TWSTA Will detect whether the bus is available, and when the bus is idle, it starts on the bus state. When the bus is not idle, TWI will wait until the detection of the stop state occurs

Generate the starting state to declare that you want to be the host. After sending the start status software

The TWSTA bit must be cleared.

- 215 -

### Page 223

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

TWI stop status control bit.

In the host mode, when the TWSTO bit is "1", TWI will generate a stop state on the bus,

The TWSTO bit is then cleared automatically. In the slave mode, setting the TWSTO bit enables TWI

Recover from the wrong state. At this time will not produce a stop state, will only let TWI return to

A defined unreserved slave mode, while releasing the SCL and SDA signal lines to

High impedance state.

TWI write conflicting flag.

3 TWWC When the TWINT flag is low, writing the TWDR register bit will be set in the TWDR register.

When the TWINT flag is high, writing the TWDR register will clear the TWWC flag.

TWI enable control bit.

The TWEN bit enables TWI operation and activates the TWI interface. When the TWEN bit is set to "1"

The TWI control IO pin is connected to the SCL and SDA pins. When the TWEN bit is set to "0"  $\,$ 

 $The \ TWI \ interface \ module \ is \ turned \ off \ and \ all \ transmissions \ are \ terminated, \ including \ the \ ongoing \ operation.$ 

1 - Keep it.
TWI interrupt enable control bit.
0 TWIE When the TWIE bit is set to "1" and the global interrupt is set, the TWINT flag is set as

His day TWI is a second in the second in the

High, the TWI interrupt request is activated.

Details of the address match logic.

#### TWAMR - TWI address mask register

TWAMR - TWI address mask register

Address: 0xBD Bit 2 0 Name TWAR6 TWAR5 TWAR4 TWAR3 TWAR2 TWAR1 TWAR0 TWGCE R/W R/WR/W R/W R/W R/WR/W R/W Bit Name description TWI address mask control bit. TWAM is a 7-bit TWI slave address mask control. TWAM is used for each screen 7: 1 TWAM [6: 0] The corresponding address bits in the TWAR. When the mask bit is set, the address matches the logic The series will ignore the comparison of the received address bits with the corresponding bits of TWA. The following figure shows

- Keep it.

#### TWI address matching logic

The following figure shows the TWI address matching logic block diagram:



### Page 224

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Analog Comparator 0 (AC0)

- 10mV more accurate
- Factory misalignment calibration
- Supports 3 off-chip analog inputs
- Supports multiplexing input (ADMUX) of ADC
- Supports internal differential amplifier input (DFFO)
- Supports internal 8-bit DAC input (DAO)
- Programmable output digital filter control

#### Summary

The analog comparator compares the positive and negative levels of the input comparator. When the positive terminal voltage is higher than the negative terminal voltage,

The comparator output ACO is set. When the level of ACO changes, the edge of the signal can be used to trigger an interrupt. Output

The signal ACO can also be used to trigger the input capture of the timer counter 1 and to control the PWM output generated by the timer.

The LGT8FX8P integrates the analog comparator AC0, including a multiplexed analog input selector, the comparator positive and negative input sources

To select from external ports or from a variety of internally generated reference sources. The analog comparator itself supports offset calibration, and can

To ensure the consistency of the work of the comparator. The comparator supports an optional hardware hysteresis function to improve the stability of the comparator output

Qualitative. While the comparator output integrated a hardware can be programmed digital filter, according to the application needs, select the appropriate Of the filter settings to get a more stable comparison output.

Comparator output status can be read directly through the register, can also generate interrupt requests, to achieve more efficient real-time events Capture function. The output of the comparator can also be output directly to the external IO port.

The structure of the op amp / analog comparator 0 is shown in the following figure.



Analog comparator 0 function diagram

#### Analog comparator input

Both inputs of the analog comparator support a variety of optional input sources. Positive input three-way optional:

- 1. External independent analog input AC0P
- 2. Analog Comparator 0/1 Common Analog Input ACXP
- 3. Internal 8-bit DAC output DAO

- 217 -

## Page 225

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The selection of the input source is controlled by the C0BG bit in the control status register C0SR and the C0PS0 bit of the C0XR register For details, refer to the section description of the registers in this section.

ACOP is ACO dedicated positive mode input channel. Note that the pinings of the different packages ACOP are slightly different. QFP48 The encapsulated ACOP is a separate port. QFP32 encapsulates this ACOP port in parallel with PD6 to a port.

ACXP is a positive input for comparator 0/1. LGT8FX8P internal two analog comparators, ACXP connected to the same time

The two comparators of the positive multiplexing selector, easy to achieve the two comparators work together.

DAO from the internal 8-bit DAC output. The DAC reference source can be selected from the system power supply, internal reference or come Input from external reference. Refer to the DAC section for DAC configuration.

| C0BG | C0PS0 | AC0 positive input source                      |
|------|-------|------------------------------------------------|
| 0    | 0     | AC0P                                           |
| 0    | 1     | ACXP                                           |
| 1    | 0     | DAO                                            |
| 1    | 1     | Turn off the comparator positive input channel |

Negative input can also choose three different analog inputs:

- 1. Comparator 0/1 Common analog input ACXN
- 2. ADC multiplexer output ADMUX
- 3. Internal differential amplifier output DFFO

The comparator negative input channel selection is controlled by the CME00 / 01 bits in the ADCSRB register from the ADC module. When the comparator negative input is selected as ADMUX, it needs to pass the ADC module ADMUX register CHMUX bit selection mode. To enter the input channel, this mode, the comparator input can achieve a more flexible expansion.

ACXN for the comparator 0/1 common negative input, easy to achieve the comparator 0/1 co-operation;

DFFO from the internal differential amplifier output. Differential amplifier optional x1/x8/x16/x32 gain control, can be achieved small Signal detection and measurement.

| CME01 | CME00 | AC0 negative input source                      |
|-------|-------|------------------------------------------------|
| 0     | 0     | ACXN                                           |
| 0     | 1     | ADMUX                                          |
| 1     | 0     | DFFO                                           |
| 1     | 1     | Turn off the comparator negative input channel |

### Comparator output filter

The comparator output supports a controlled hysteresis internally. The user can enable the C0HYSE bit in the C0XR register

Hysteresis circuit. Hysteresis circuit can eliminate the unstable state of the comparator state change process, to achieve the output filter function.

It is recommended that the user use the comparator to turn on the hysteresis circuit and obtain a stable comparator output.

As shown in the following figure, the hysteresis circuit is located between the analog output of the comparator and the digital output. When the comparator is the positive input voltage When  $V_{IN+IB}$  greater than  $(V_{IN-} + V_{H+})$ , the comparator COUT output is high; when  $V_{IN+}$  voltage is less than  $(V_{IN-} + V_{H-})$ , the comparator output is low.

The hysteresis circuit avoids jitter due to the circuit itself when the positive terminal voltage of the comparator approaches the negative terminal voltage.

Comparator hysteresis voltage and comparator output diagram:

- 218 -

### Page 226

LGT8FX8P Series - Programming Manual 1.0.1

VIN +

VIN 
VIH +

VIN 
VIH 
VIN 
VIN 
VIII 
VIN 
VIII 
VIN 
ACO

W/O IPVS

Although the hysteresis circuit is very effective for suppressing voltage ripple near the comparator threshold, the actual application environment,

The signal will be disturbed by different intensities. Strong interference may cause the input level to instantaneously raise the valve beyond the hysteresis circuit

Value range, can not be effectively suppressed. The LGT8FX8P integrates a programmable digital filter at the comparator output.

To filter out the effects of instantaneous interference on the output of the comparator. The digital filter can select the appropriate filter according to the application requirements

Time width, the filter circuit updates the output of the comparator only when the output of the comparator continues to meet the filter time limit.

Thus achieving a more stable output.



Comparator output filter timing

AC0 digital filter through the C0XR register C0FEN and C0FS bit control, the specific settings please refer to this chapter Register definition section.

Comparator output and PWM control

LGT8FX8P supports multi-channel PWM output, PWM signal can be used in conjunction with the comparator module. The input of the comparator Out, can be used to directly turn off the PWM signal, in order to achieve a more flexible PWM protection program.

For control related to PWM output, refer to the relevant section of the timer section.

- 219 -

## Page 227

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Register definition

### C0SR - AC0 control and status register

| COSR - AC0 control and status re | SR - A | C0 coi | ntrol an | nd stat | us regis | ster |
|----------------------------------|--------|--------|----------|---------|----------|------|
|----------------------------------|--------|--------|----------|---------|----------|------|

|                                                                                                |                                                                                                         |                                                                     | COSR - A                                                                                                       | C0 control and  | status register |                |                |                     |                            |       |  |
|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------|-----------------|----------------|----------------|---------------------|----------------------------|-------|--|
| Address:                                                                                       | 0x50                                                                                                    |                                                                     |                                                                                                                |                 | Default: 0x     | 80             |                |                     |                            |       |  |
| Bit                                                                                            | 7                                                                                                       | 6                                                                   | 5                                                                                                              | 4               | 3               | 2              | 1              | 0                   |                            |       |  |
| Name                                                                                           | C0D                                                                                                     | C0BG                                                                | C0O                                                                                                            | C0I             | C0IE            | C0IC           | C0IS1          | C0IS0               |                            |       |  |
| R/W                                                                                            | R/W                                                                                                     | R/W                                                                 | R                                                                                                              | R/W             | R/W             | R/W            | R/W            | R/W                 |                            |       |  |
| Bit                                                                                            | Name De                                                                                                 | scription                                                           |                                                                                                                |                 |                 |                |                |                     |                            |       |  |
|                                                                                                |                                                                                                         | Analog Com                                                          | parator Disa                                                                                                   | ble bit.        |                 |                |                |                     |                            |       |  |
| 7                                                                                              | C0D                                                                                                     | When the Co                                                         | D bit is set t                                                                                                 | o "1", the ana  | alog compara    | tor is turned  | off.           |                     |                            |       |  |
|                                                                                                |                                                                                                         | When the Co                                                         | D bit is set t                                                                                                 | o "0", the ana  | alog compara    | tor is turned  | on.            |                     |                            |       |  |
| Analog Comparator 0 Positive Input Source Select bit. C0BG and C0PS0 bits of the C0XR register |                                                                                                         |                                                                     |                                                                                                                |                 |                 |                |                |                     |                            |       |  |
|                                                                                                |                                                                                                         | Set the AC0                                                         | Set the AC0 positive input source together, {C0BG, C0PS0} =                                                    |                 |                 |                |                |                     |                            |       |  |
| 6                                                                                              | $\begin{array}{c} 00 = \text{ACOP as positive input} \\ 01 = \text{ACXP as positive input} \end{array}$ |                                                                     |                                                                                                                |                 |                 |                |                |                     |                            |       |  |
| o                                                                                              |                                                                                                         |                                                                     |                                                                                                                |                 |                 |                |                |                     |                            |       |  |
|                                                                                                |                                                                                                         | 10 = The output of the internal DAC is input as a positive terminal |                                                                                                                |                 |                 |                |                |                     |                            |       |  |
| 11 = Turn off the positive input source for AC0                                                |                                                                                                         |                                                                     |                                                                                                                |                 |                 |                |                |                     |                            |       |  |
|                                                                                                |                                                                                                         | Analog comparator output status bit.                                |                                                                                                                |                 |                 |                |                |                     |                            |       |  |
| 5                                                                                              | C0O                                                                                                     | The analog of                                                       | The analog comparator output is connected directly to the C0O bit after synchronization. Software can read C0O |                 |                 |                |                |                     |                            |       |  |
|                                                                                                |                                                                                                         | Bit value to                                                        | get the outpu                                                                                                  | t value of the  | analog com      | parator.       |                |                     |                            |       |  |
|                                                                                                |                                                                                                         | Analog com                                                          | parator interi                                                                                                 | upt flag bit.   |                 |                |                |                     |                            |       |  |
|                                                                                                |                                                                                                         | When the an                                                         | alog compar                                                                                                    | ator output ev  | ent triggers    | the interrupt  | mode defined   | d by the COIS bit   | , the C0I                  |       |  |
| 4                                                                                              | C0I                                                                                                     | Bit is set. Int                                                     | errupt is gen                                                                                                  | erated when     | interrupt ena   | ble bit C0IE   | is "1" and glo | obal interrupt is s | et.                        |       |  |
|                                                                                                |                                                                                                         | When the an                                                         | alog compar                                                                                                    | ator interrupt  | service routi   | ne is execute  | d, C0I will b  | e cleared automa    | atically or "1" for the C0 | I bit |  |
|                                                                                                |                                                                                                         | This bit can                                                        | also be clear                                                                                                  | ed.             |                 |                |                |                     |                            |       |  |
|                                                                                                |                                                                                                         | Analog com                                                          | parator interi                                                                                                 | rupt enable bi  | t.              |                |                |                     |                            |       |  |
| 3                                                                                              | C0IE                                                                                                    | When the Co                                                         | OIE bit is set                                                                                                 | to 1 and the g  | global interru  | pt is enabled  | , the interrup | t of AC0 is enabl   | led.                       |       |  |
|                                                                                                |                                                                                                         | When setting                                                        | the C0IE b                                                                                                     | t to 0, the int | errupt of AC    | 0 is disabled. |                |                     |                            |       |  |
| 2                                                                                              | C0IC                                                                                                    | Analog Com                                                          | parator Inpu                                                                                                   | t Capture Ena   | able bit        |                |                |                     |                            |       |  |
|                                                                                                |                                                                                                         | COIC = 1, th                                                        | e input captu                                                                                                  | re source for   | timer counte    | r 1 is derived | l from the an  | alog comparator     | output.                    |       |  |
|                                                                                                |                                                                                                         | COIC = 0, th                                                        | e input captu                                                                                                  | re source for   | timer counte    | er 1 is from e | xternal pin IC | CP1.                |                            |       |  |
| 1                                                                                              | C0IS1 A                                                                                                 | nalog Compara                                                       | ator Interrup                                                                                                  | t Mode Contr    | ol High.        |                |                |                     |                            |       |  |
| 0                                                                                              | C0IS0 A                                                                                                 | nalog Compara                                                       | ator Interrup                                                                                                  | t Mode Contr    | ol Low. COIS    | 80 and COIS1   | together to    | form C0IS [1: 0],   | ,                          |       |  |
|                                                                                                |                                                                                                         | Used to cont                                                        | rol the analo                                                                                                  | g comparator    | interrupt trig  | gger mode.     |                |                     |                            |       |  |
|                                                                                                |                                                                                                         | COIS                                                                | [1:0]                                                                                                          | Interrupt       | mode            |                |                |                     |                            |       |  |
|                                                                                                |                                                                                                         | 0                                                                   | 0                                                                                                              | The risin       | g or falling e  | dge of ACO     | triggers       |                     |                            |       |  |
|                                                                                                |                                                                                                         | 0                                                                   | 1                                                                                                              | Keep it.        |                 |                |                |                     |                            |       |  |

- 220 -

10 11

The falling edge of ACO triggers

The rising edge of ACO triggers

### Page 228

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### ADCSRB - ADC CONTROL AND STATUS REGISTER B

ADCSRB - ADC CONTROL AND STATUS REGISTER B

| Address                                                     | s: 0x7B | Default: 0x00                                           |                |               |               |           |     |     |
|-------------------------------------------------------------|---------|---------------------------------------------------------|----------------|---------------|---------------|-----------|-----|-----|
| Bi                                                          | t       | 7 6                                                     | 5              | 4             | 3             | 2         | 1   | 0   |
| Nam                                                         | e CM    | IE01 CME10 CME                                          | 11 CME10 A     | CTS ADTS2     | ADTS1 AD      | TS0       |     |     |
| R /                                                         | W R     | / W R / W                                               | R/W            | R/W           | R/W           | R/W       | R/W | R/W |
| Bit                                                         | Name    | description                                             |                |               |               |           |     |     |
| 7 CME01 AC0 Negative input selection, CME0 = {CME01, CME00} |         |                                                         |                |               |               |           |     |     |
| 6                                                           | CME00   | 00: External port                                       | ACXN is inp    | ut as AC0 ne  | gative termi  | nal       |     |     |
|                                                             |         | 01: ADC multiplexed output as AC0 negative input        |                |               |               |           |     |     |
|                                                             |         | 10: Differential amplifier output as AC0 negative input |                |               |               |           |     |     |
|                                                             |         | 11: Turn off the negative input source of AC0           |                |               |               |           |     |     |
| 5                                                           | CME11 A | C1 Negative input                                       | selection, CM  | IE1 = {CME    | 11, CME10}    |           |     |     |
| 4                                                           | CME10   | 00: External port                                       | ACXN is inp    | ut as AC1 ne  | gative termi  | nal       |     |     |
|                                                             |         | 01: External port                                       | AC1N is inpu   | ut as AC1 ne  | gative termi  | nal       |     |     |
|                                                             |         | 10: ADC internal                                        | 1/5 division   | voltage as A  | C1 negative   | input     |     |     |
|                                                             |         | 11: Differential o                                      | p amp output   | as AC1 nega   | tive input    |           |     |     |
| 3                                                           | ACHS A  | C trigger source ch                                     | annel selectio | n             |               |           |     |     |
|                                                             |         | 0 - AC0 output as                                       | s the ADC aut  | to-conversion | n trigger sou | rce       |     |     |
|                                                             |         | 1 - AC1 output as                                       | s the ADC aut  | tomatic conv  | ersion trigge | er source |     |     |
| 2: 0                                                        | ADTS    | See ADC Registe                                         | er Description | L             |               |           |     |     |

### C0XR - AC0 Auxiliary control register

C0XR - AC0 Auxiliary control register

| Address: 0x51 Default: 0x00                                  |        |     |                                                               |                                                          |                |              |               |              |                |         |  |
|--------------------------------------------------------------|--------|-----|---------------------------------------------------------------|----------------------------------------------------------|----------------|--------------|---------------|--------------|----------------|---------|--|
| В                                                            | it     | 7   | 6                                                             | 5                                                        | 4              | 3            | 2             | 1            | 0              |         |  |
| Nar                                                          | ne     | -   | COOE CO                                                       | HYSE COPS                                                | 0 COWKE C      | OFEN COFS    | S1 C0FS0      |              |                |         |  |
| R                                                            | / W    | -   | R / W                                                         | R/W                                                      | R/W            | R/W          | R/W           | R/W          | R/W            |         |  |
| Bit                                                          | Name   |     | description                                                   |                                                          |                |              |               |              |                |         |  |
| 7                                                            | -      |     | Keep it                                                       |                                                          |                |              |               |              |                |         |  |
| 6 COOE ACO comparator output to external port enable control |        |     |                                                               |                                                          |                |              |               |              |                |         |  |
|                                                              |        |     | C0OE = 1, $AC0$                                               | COOE = 1, AC0 comparator output to the external port PD2 |                |              |               |              |                |         |  |
|                                                              |        |     | COOE = 0, disables the comparator output to the external port |                                                          |                |              |               |              |                |         |  |
| 5                                                            | C0HYS1 | ΕA  | C0 Output Hystere                                             | sis Function                                             | Enable Cont    | rol.         |               |              |                |         |  |
|                                                              |        |     | 1 = Enable output                                             | hysteresis                                               |                |              |               |              |                |         |  |
|                                                              |        |     | 0 = disable output                                            | hysteresis                                               |                |              |               |              |                |         |  |
| 4                                                            | C0PS0  | AC( | Positive terminal                                             | input source                                             | Select low.    |              |               |              |                |         |  |
|                                                              |        |     | C0PS0 and C0BC                                                | common co                                                | ontrol AC0 p   | ositive inpu | t source, ple | ase refer to | the COSR regis | ter set |  |
|                                                              |        |     | Righteousness                                                 |                                                          |                |              |               |              |                |         |  |
| 3                                                            | COWKI  | E A | C0 Enables the ena                                            | ble control f                                            | or sleep wak   | e-up.        |               |              |                |         |  |
|                                                              |        |     | 1 = Enables the w                                             | ake-up func                                              | tion of the co | omparator or | ıtput         |              |                |         |  |

- 221 -

## Page 229

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

0 = Turns off the wake-up function of the comparator output

2 C0FEN Comparator digital filter enable control.

1 = Enable digital filter

0 = disable the digital filter

1: 0 C0FS [1: 0] Comparator digital filter width setting

00 = off

01 = 32us

10 = 64us

11 = 96us

- 222 -

# Page 230

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# Analog Comparator 1 (AC1)

- 10mV more accurate
- Factory misalignment calibration
- Supports 4 off-chip analog inputs
- Supports internal 1/5 divider input (VDO)
- Supports internal differential amplifier input (DFFO)
- Supports internal 8-bit DAC input (DAO)
- Programmable output filter control

## Summary

#### LGT8F88P LGT8F168P LGT8F328P

The analog comparator compares the positive and negative levels of the input comparator. When the positive terminal voltage is higher than the negative terminal voltage, The comparator output ACO is set. When the level of ACO changes, the edge of the signal can be used to trigger an interrupt. Output

The signal ACO can also be used to trigger the input capture of the timer counter 1 and to control the PWM output generated by the timer.

LGT8FX8P integrated analog comparator AC1, including a multi-channel analog input selector, comparator positive and negative input source

To select from external ports or from a variety of internally generated reference sources. The analog comparator itself supports offset calibration, and can

To ensure the consistency of the work of the comparator. The comparator supports an optional hardware hysteresis function to improve the stability of the comparator output

Qualitative. While the comparator output integrated a hardware can be programmed digital filter, according to the application needs, select the appropriate

Of the filter settings to get a more stable comparison output.

Comparator output status can be read directly through the register, can also generate interrupt requests, to achieve more efficient real-time events Capture function. The output of the comparator can also be output directly to the external IO port.

The structure of the analog comparator 1 is shown in the following figure.



Analog Comparator 1 module structure diagram

#### Analog comparator input

Both inputs of the analog comparator support a variety of optional input sources. Positive input three-way optional:

- 1. External independent analog input AC1P
- 2. Analog Comparator 0/1 Common Analog Input ACXP
- 3. Internal 8-bit DAC output DAO

- 223 -

### Page 231

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The selection of the input source is controlled by the C1BG bits in the control status register C1SR and the C1PS0 bits of the C1XR register For details, refer to the section description of the registers in this section.

AC1P is AC1 dedicated positive mode input channel.

ACXP is a positive input for comparator 0/1. LGT8FX8P internal two analog comparators, ACXP connected to the same time

The two comparators of the positive multiplexing selector, easy to achieve the two comparators work together.

DAO from the internal 8-bit DAC output. The DAC reference source can be selected from the system power supply, internal reference or come Input from external reference. Refer to the DAC section for DAC configuration.

| C1BG | C1PS0 | AC1 positive input                             |
|------|-------|------------------------------------------------|
| 0    | 0     | AC1P                                           |
| 0    | 1     | ACXP                                           |
| 1    | 0     | DAO                                            |
| 1    | 1     | Turn off the comparator positive input channel |

Negative input can also choose 4 different analog inputs:

- 1. External analog input AC1N is input as AC1 negative terminal
- 2. Comparator 0/1 Common negative input ACXN
- 3. ADC internal 1/5 divider output as negative input for AC1
- 4. Internal differential amplifier output DFFO as negative input for AC1

The comparator negative input channel selection is controlled by the CME11 / 10 bits in the ADCSRB register from the ADC module.

When the comparator negative input is selected as the ADC internal multiplexer output, it is necessary to pass the ADCSRC register of the ADC module The VDS bit selects the input reference source for the multiplexed voltage.

ACXN for the comparator 0/1 common negative input, easy to achieve the comparator 0/1 co-operation;

DFFO from the internal differential amplifier output. Differential amplifier optional x1 / x8 / x16 / x32 gain control, can be achieved small

Signal detection and measurement.

| CME11 | CME10 | AC1 negative input |
|-------|-------|--------------------|
| 0     | 0     | ACXN               |
| 0     | 1     | AC1N               |
| 1     | 0     | VDO                |
| 1     | 1     | DFFO               |

#### Comparator output filter

The comparator output supports a controlled hysteresis internally. The user can enable the C1HYSE bit in the C1XR register

Hysteresis circuit. Hysteresis circuit can eliminate the unstable state of the comparator state change process, to achieve the output filter function.

It is recommended that the user use the comparator to turn on the hysteresis circuit and obtain a stable comparator output.

As shown in the following figure, the hysteresis circuit is located between the analog output of the comparator and the digital output. When the comparator is the positive input voltat When V IN+is greater than (V IN- + V H-), the comparator COUT output is high; when V IN+voltage is less than (V IN- + V H-), the comparator output is low.

The hysteresis circuit avoids jitter due to the circuit itself when the positive terminal voltage of the comparator approaches the negative terminal voltage.

Comparator hysteresis voltage and comparator output diagram:

- 224 -

### Page 232

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD



Although the hysteresis circuit is very effective for suppressing voltage ripple near the comparator threshold, the actual application environment,

The signal will be disturbed by different intensities. Strong interference may cause the input level to instantaneously raise the valve beyond the hysteresis circuit Value range, can not be effectively suppressed. The LGT8FX8P integrates a programmable digital filter at the comparator output.

To filter out the effects of instantaneous interference on the output of the comparator. The digital filter can select the appropriate filter according to the application requirements. Time width, the filter circuit updates the output of the comparator only when the output of the comparator continues to meet the filter time limit.

Thus achieving a more stable output.

ACO Before Filter

Invalid ACO

ACO After Filter

### Comparator output filter timing

AC1 digital filter through the C1XR register C0FEN and C1FS bit control, the specific settings please refer to this chapter Register definition section.

## Comparator output and PWM control

LGT8FX8P supports multi-channel PWM output, PWM signal can be used in conjunction with the comparator module. The input of the comparator Out, can be used to directly turn off the PWM signal, in order to achieve a more flexible PWM protection program.

For control related to PWM output, refer to the relevant section of the timer section.

- 225 -

## Page 233

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### Register definition

### C1SR - AC1 control and status register

C1SR - ACI control and status registe

Used to control the analog comparator interrupt trigger mode.

Keep it.

Interrupt mode

The rising or falling edge of AC1 triggers

C1IS [1:0]

00

|                                                                                               |                                                                     |                                                                                                    | C1SR - A       | C1 control and   | status register |                 |                |                       |                                  |  |  |  |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------|------------------|-----------------|-----------------|----------------|-----------------------|----------------------------------|--|--|--|
| Address:                                                                                      | 0x2F                                                                |                                                                                                    |                |                  | Default: 0x     | 80              |                |                       |                                  |  |  |  |
| Bit                                                                                           | 7                                                                   | 6                                                                                                  | 5              | 4                | 3               | 2               | 1              | 0                     |                                  |  |  |  |
| Name                                                                                          | C1D                                                                 | C1BG                                                                                               | C1O            | C1I              | C1IE            | C1IC            | C1IS1          | C1IS0                 |                                  |  |  |  |
| R/W                                                                                           | R/W                                                                 | R/W                                                                                                | R              | R/W              | R / W           | R/W             | R/W            | R / W                 |                                  |  |  |  |
| Bit                                                                                           | Name De                                                             | scription                                                                                          |                |                  |                 |                 |                |                       |                                  |  |  |  |
|                                                                                               |                                                                     | Analog Com                                                                                         | parator Disa   | ble bit.         |                 |                 |                |                       |                                  |  |  |  |
| 7                                                                                             | C1D                                                                 | When the C1                                                                                        | D bit is set t | o "1", the ana   | log compara     | tor is turned   | off.           |                       |                                  |  |  |  |
|                                                                                               | When the C1D bit is set to "0", the analog comparator is turned on. |                                                                                                    |                |                  |                 |                 |                |                       |                                  |  |  |  |
| Analog Comparator 1 Positive Input Source Select bit. C1BG and C1X0 bits of the C1XR register |                                                                     |                                                                                                    |                |                  |                 |                 |                |                       |                                  |  |  |  |
|                                                                                               | Together set AC1 positive input source, {C1BG, C1PS0} =             |                                                                                                    |                |                  |                 |                 |                |                       |                                  |  |  |  |
| 6                                                                                             | C1BG                                                                | 00 = AC1P as positive input                                                                        |                |                  |                 |                 |                |                       |                                  |  |  |  |
| Ü                                                                                             | CIBG                                                                | 01 = ACXP as positive input<br>10 = The output of the internal DAC is input as a positive terminal |                |                  |                 |                 |                |                       |                                  |  |  |  |
|                                                                                               |                                                                     | 10 = The out                                                                                       | put of the in  | ternal DAC is    | input as a p    | ositive termi   | nal            |                       |                                  |  |  |  |
|                                                                                               | 11 = Turn off the positive input source of AC1                      |                                                                                                    |                |                  |                 |                 |                |                       |                                  |  |  |  |
|                                                                                               |                                                                     | Analog comparator output status bit.                                                               |                |                  |                 |                 |                |                       |                                  |  |  |  |
| 5                                                                                             | C10                                                                 | The analog of                                                                                      | comparator o   | utput is conne   | ected directly  | to the C1O      | bit after sync | hronization. Softw    | are can read C1O                 |  |  |  |
|                                                                                               |                                                                     | Bit value to g                                                                                     | get the outpu  | t value of the   | analog com      | parator.        |                |                       |                                  |  |  |  |
|                                                                                               |                                                                     | Analog comp                                                                                        | parator intern | upt flag bit.    |                 |                 |                |                       |                                  |  |  |  |
|                                                                                               |                                                                     | When the an                                                                                        | alog compar    | ator output ev   | ent triggers    | the interrupt   | mode defined   | d by the C1IS bit, C  | 211                              |  |  |  |
| 4                                                                                             | C1I                                                                 | Bit is set. W                                                                                      | hen the inter  | rupt enable bi   | t C1IE is "1'   | and the glol    | al interrupt i | s set, the interrupt  | is generated.                    |  |  |  |
|                                                                                               |                                                                     | When the an                                                                                        | alog compar    | ator interrupt   | service routi   | ne is execute   | d, C1I is auto | omatically cleared,   | or the C1I bit is written to "1" |  |  |  |
|                                                                                               |                                                                     | This bit can                                                                                       | also be clear  | cleared.         |                 |                 |                |                       |                                  |  |  |  |
|                                                                                               |                                                                     | Analog comp                                                                                        | parator intern | rupt enable bi   | t.              |                 |                |                       |                                  |  |  |  |
| 3                                                                                             | C1IE                                                                | When the C1                                                                                        | IE bit is set  | to 1 and the g   | lobal interru   | pt is enabled   | , the interrup | t of AC1 is enabled   | i.                               |  |  |  |
|                                                                                               |                                                                     | When setting                                                                                       | g the C1IE bi  | t to 0, the inte | errupt of AC    | 1 is disabled   |                |                       |                                  |  |  |  |
| 2                                                                                             | C1IC                                                                | Analog Com                                                                                         | parator Inpu   | t Capture Ena    | ble bit         |                 |                |                       |                                  |  |  |  |
|                                                                                               |                                                                     | C1IC = 1, the                                                                                      | e input captu  | re source for    | timer counte    | er 1 is derived | l from the ou  | tput of the analog of | comparator.                      |  |  |  |
|                                                                                               |                                                                     | C1IC = 0, the                                                                                      | e input captu  | re source for    | timer counte    | er 1 is from e  | xternal pin IC | CP1.                  |                                  |  |  |  |
| 1                                                                                             | C1IS1 A                                                             | nalog Compara                                                                                      | ator Interrup  | t Mode Contr     | ol High.        |                 |                |                       |                                  |  |  |  |
| 0                                                                                             | C1IS0 A                                                             | nalog Compara                                                                                      | ator Interrup  | t Mode Contr     | ol Low. C1IS    | 80 and C1IS     | together cor   | nstitute C1PS [1: 0]  | ],                               |  |  |  |
|                                                                                               |                                                                     |                                                                                                    |                |                  |                 |                 |                |                       |                                  |  |  |  |

The falling edge of AC1 triggers
 The rising edge of AC1 triggers

- 226 -

Page 234

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

### ADCSRB - ADC CONTROL AND STATUS REGISTER B

ADCSRB - ADC CONTROL AND STATUS REGISTER B

| Address: | 0x7B    | Defaul                                                  | t: 0x00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |               |               |           |  |  |  |  |
|----------|---------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------|---------------|-----------|--|--|--|--|
| Bit      | 7       | 7                                                       | 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |               |               |           |  |  |  |  |
| Name     | CM      | E01 CME10 CME11 CME10 ACTS ADTS2 ADTS1 ADTS0            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |               |               |           |  |  |  |  |
| R/W      | R       | W                                                       | $R/W \qquad R/W \qquad R/$ |              |               |               |           |  |  |  |  |
| Bit      | Name    | descrip                                                 | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |               |               |           |  |  |  |  |
| 7        | CME01 A | E01 AC0 Negative input selection, CME0 = {CME01, CME00} |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |               |               |           |  |  |  |  |
| 6        | CME00   | 00: Ex                                                  | ternal port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ACXN is inp  | ut as AC0 ne  | gative termi  | nal       |  |  |  |  |
|          |         | 01: AI                                                  | 01: ADC multiplexed output as AC0 negative input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |               |               |           |  |  |  |  |
|          |         | 10: Di                                                  | 0: Differential amplifier output as AC0 negative input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |               |               |           |  |  |  |  |
|          |         | 11: Tu                                                  | 11: Turn off the negative input source of AC0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |               |               |           |  |  |  |  |
| 5        | CME11 A | C1 Nega                                                 | itive input s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | election, CM | IE1 = {CME    | 11, CME10}    |           |  |  |  |  |
| 4        | CME10   | 00: Ex                                                  | ternal port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ACXN is inp  | ut as AC1 ne  | gative termi  | nal       |  |  |  |  |
|          |         | 01: Ex                                                  | ternal port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | AC1N is inpu | ut as AC1 ne  | gative termin | nal       |  |  |  |  |
|          |         | 10: AI                                                  | OC internal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1/5 division | voltage as A  | C1 negative   | input     |  |  |  |  |
|          |         | 11: Di                                                  | fferential op                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | amp output   | as AC1 nega   | tive input    |           |  |  |  |  |
| 3        | ACHS A  | AC trigger source channel selection                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |               |               |           |  |  |  |  |
|          |         | 0 - AC                                                  | 0 output as                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | the ADC aut  | to-conversion | trigger sou   | rce       |  |  |  |  |
|          |         | 1 - AC                                                  | 1 output as                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | the ADC aut  | tomatic conv  | ersion trigge | er source |  |  |  |  |
| 2: 0     | ADTS    | See Al                                                  | DC Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Description  | -             |               |           |  |  |  |  |

## C1XR - AC1 auxiliary control register

C1XR - AC1 auxiliary control register

|                                                  |          |          |                 |                | -               | _              |              |              |              |     |
|--------------------------------------------------|----------|----------|-----------------|----------------|-----------------|----------------|--------------|--------------|--------------|-----|
| Addres                                           | ss: 0x3A | De       | fault: 0x00     |                |                 |                |              |              |              |     |
| Е                                                | Bit      | 7        | 6               | 5              | 4               | 3              | 2            | 1            | 0            |     |
| Name - C10E C1HYSE C1PS0 C1WKE C1FEN C1FS1 C1FS0 |          |          |                 |                |                 |                |              |              |              |     |
| R                                                | / W      | -        | R/W             | R/W            | R/W             | R/W            | R/W          | R/W          | R/W          |     |
| Bit                                              | Name     | de       | scription       |                |                 |                |              |              |              |     |
| 7                                                | -        | Ke       | ep it           |                |                 |                |              |              |              |     |
| 6                                                | C1OI     | E AC     | C1 comparator   | output to ex   | ternal port en  | able control   | l            |              |              |     |
|                                                  |          | C1       | OE = 1, AC1     | comparator of  | output to the   | external por   | t PE5        |              |              |     |
|                                                  |          | C1       | OE = 0, disab   | le the compa   | rator output t  | to the extern  | al port      |              |              |     |
| 5                                                | C1HY:    | SE AC1 ( | Output Hystere  | esis Function  | Enable Cont     | rol.           |              |              |              |     |
|                                                  |          | 1 =      | Enable outpu    | t hysteresis   |                 |                |              |              |              |     |
|                                                  |          | 0 =      | disable outpu   | it hysteresis  |                 |                |              |              |              |     |
| 4                                                | C1PS     | 0 AC1 Po | sitive terminal | l input source | e Select low.   |                |              |              |              |     |
|                                                  |          | C1       | PS0 and C1B0    | G jointly con  | trol AC1 pos    | sitive input s | ource, pleas | e refer to C | 1SR register | set |
|                                                  |          | Ri       | ghteousness     |                |                 |                |              |              |              |     |
| 3                                                | C1WK     | E AC1 E  | nables the ena  | ble control f  | or sleep wake   | e-up.          |              |              |              |     |
|                                                  |          | 1 =      | Enables the v   | vake-up fund   | ction of the co | omparator o    | utput        |              |              |     |
|                                                  |          |          |                 |                |                 |                |              |              |              |     |

- 227 -

## Page 235

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

0 = Turns off the wake-up function of the comparator output

2 C1FEN Comparator digital filter enable control.

1 = Enable digital filter

0 =disable the digital filter

1: 0 C1FS [1: 0] Comparator digital filter width setting

00 = off

01 = 32us

10 = 64us

11 = 96us

- 228 -

Page 236

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Digital-to-analog converter (DAC)

- 8-bit digital-to-analog conversion output
   The DAC output can be used as an analog comparator reference input
- Supports DAC output to external port (DAO)
- Optional VCC / AVREF / IVREF partial voltage power supply

#### Summary

The LGT8FX8P integrates an internal 8-bit programmable digital-to-analog converter (DAC). The DAC's reference power input can be selected as From the system power supply, internal reference voltage or from the chip external port AVREF input. DAC output can be selected As an input source for the internal comparator ACO / 1, it can also be output directly to the external pin of the chip as an external reference. When the DAC is output to an external pin, it can not be used directly to drive the load. It needs to be driven by a voltage follower or other similar drive Moving circuit. DAC internal structure as shown below:



### Register definition

#### DACON - DAC control register

|          |          |                            | DACO!      | N-DAC contro  | ol register            |           |     |     |  |  |  |
|----------|----------|----------------------------|------------|---------------|------------------------|-----------|-----|-----|--|--|--|
| Address: | 0xA0     |                            |            |               | 0000_0000              |           |     |     |  |  |  |
| Bit      | 7        | 6                          | 5          | 4             | 3                      | 2         | 1   | 0   |  |  |  |
| Dit      | -        | -                          | -          | -             | DACEN DAOE DAVS1 DAVS0 |           |     |     |  |  |  |
| R/W      | -        | -                          | -          | -             | R/W                    | W/R       | R/W | W/R |  |  |  |
| Bit      | Name     | description                |            |               |                        |           |     |     |  |  |  |
| 7: 4     | -        | Keep it                    |            |               |                        |           |     |     |  |  |  |
|          |          | DAC enable                 | control bi | it            |                        |           |     |     |  |  |  |
| 3        | DACEN    | 1 = Enables the DAC module |            |               |                        |           |     |     |  |  |  |
|          |          | 0 = disable th             | e DAC n    | nodule        |                        |           |     |     |  |  |  |
|          |          | DAC output                 | o externa  | ıl port enabl | e control              |           |     |     |  |  |  |
| 2        | DAOE     | 1 = Enables t              | he DAC t   | o output to   | the external ter       | minal PD4 |     |     |  |  |  |
|          |          | 0 = Disables               | DAC out    | put to exterr | nal port               |           |     |     |  |  |  |
| 1        | DAVS1 D. | AC reference ve            | oltage sou | irce selectio | n bit 1                |           |     |     |  |  |  |
| 0        | DAVS0 D  | AC reference ve            | oltage sou | irce selectio | n bit 0. [DVS1         | , DVS0] = |     |     |  |  |  |
|          |          |                            |            |               |                        |           |     |     |  |  |  |

- 229 -

## Page 237

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

- 00: voltage source selection system operating voltage VCC
- 01: Voltage source selected for external input AVREF
- 10: The voltage source is selected as the internal reference voltage
- 11: The DAC reference source is turned off and the DAC module is turned off

### DALR - DAC data register

|             |     |             | VRCON1    | - DAC1 contr | ol register |   |   |   |  |
|-------------|-----|-------------|-----------|--------------|-------------|---|---|---|--|
| Address: 0x | :A1 |             | 0000_0000 |              |             |   |   |   |  |
| Bit         | 7   | 6           | 5         | 4            | 3           | 2 | 1 | 0 |  |
| віт         |     | DALR [7: 0] |           |              |             |   |   |   |  |
| R/W         |     | W / R       |           |              |             |   |   |   |  |

Bit Name description

DAC data register, set DAC mode output voltage size

DAC output voltage and DALR relationship:

7: 0 DALR

among them:

 $V_{\ DAO}$  outputs analog voltage for DAC

 $V_{DAO} = V_{REF} * (DALR + 1) / 256$ 

 $V_{\ REF}$  is the DAC reference voltage source selected by the DAVS bit of the DACON register

- 230 -

Page 238

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## 12-bit analog-to-digital converter (ADC)

- $\bullet$  12-bit resolution, DNL is  $\pm$  1LSB, INL is  $\pm$  1.5LSB
- $\bullet$  Sampling rate up to 500KSPS at maximum resolution
- 12 multiplexed single-ended input channels
- Multi-input programmable gain differential amplifier channel
- The input voltage range is 0-VCC
- $\bullet$  Internal 1.024V / 2.048V / 4.096V reference voltage
- Supports AVCC and external reference voltage input
- $\bullet$  Internal multi-input 1 / 5,4 / 5 voltage divider circuit
- Supports offset calibration in both positive and negative directions
- Automatic start conversion mode based on interrupt source
- Automatic channel monitoring for up / down overflow
- $\bullet$  Conversion results support optional alignment mode
- Conversion end interrupt request

Overview

. AVICE THMUN [4:0] . AVIET



ADC structure diagram

The analog-to-digital converter is a 12-bit successive approximation ADC. The ADC is connected to a 17-channel analog multiplexer, Can be from the chip external port 12 analog input and 5-channel internal voltage source sampling conversion. ADC internal Integrate a differential op amp with programmable gain of x1/x8/x16/x32, the amplifier input can come from an external port or ADC multiplexer output. The result of the differential op amp can be used as an analog input to the ADC.

- 231 -

### Page 239

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The ADC's internal analog input source includes multiple input voltage dividers from within the ADC; internal reference voltage source; internal mode.

The reference ground and the analog output from the touch key module. Internal multi-input input voltage divider output 4/5, 1/5 two.

Voltage; the input of the voltage divider can be selected from the level of the external port or from the system power supply.

ADC supports offset calibration. The offset calibration process is controlled by software. Offset calibration includes positive and negative calibration in both directions the amount. After the offset calibration is enabled, the ADC controller will automatically calibrate the ADC sampling results using positive and negative calibration values.

Please refer to the relevant section of this section for misalignment calibration.

#### ADC operation

The ADC converts the input analog voltage into a 12-bit digital quantity by successive approximation. The minimum value represents GND,

The maximum value represents the reference voltage minus 1LSB. The reference voltage source can be the ADC's supply voltage AVCC, the external reference voltage AVREF or internal reference voltage of 1.024V / 2.048V is selected by writing the REFS bit of the ADMUX register.

The analog input channels can be selected by writing the CHMUX bit in the ADMUX register. Any ADC input pin, external base

The quasi-voltage pin, and the internal reference voltage source, can be used as a single-ended input to the ADC. By setting the DIFS of the ADTMR register

The input channel of the ADC can be switched to an internal differential amplifier. The differential amplifier associated input source and gain can pass

DAPCR register settings.

The ADEN bit of the ADCSRA register can be used to start the ADC. When the ADEN is cleared, the ADC does not consume power. Turn on the ADC before entering sleep mode.

The ADC conversion result is 12 bits, which are stored in the ADC data registers ADCH and ADCL. By default, the conversion result is right Alignment, but can be left aligned by setting the ADLAR bit in the ADMUX register.

If you set the conversion result to the left justify, and the maximum requires only 8 bits of conversion accuracy, then just read the ADCH is enough. Otherwise read the ADCL, and then read the ADCH, to ensure that the contents of the data register is the result of the same conversion. once After reading ADCL, the data registers ADCL and ADCH are latched, and the ADCH conversion result is read to the data Registers ADCL and ADCH.

The end of the ADC conversion can trigger an interrupt. Even if the end of the conversion occurs between reading ADCL and ADCH, the interrupt will still fire.

#### Start a conversion

Setting the ADSC bit to the ADC bit to write "1" can initiate a single conversion. This bit remains high during conversion until conversion

After the end of the hardware cleared. If the channel is changed during the conversion process, the ADC will complete this time before changing the channel

Conversion.

ADC conversion has a different trigger source. Setting the ADCSRA register's ADC auto-enable enable bit ADATE can be enabled automatically trigger. Setting the ADCSRB register's ADC trigger selection bit ADTS can select the trigger source. When the selected trigger signal is produced When the rising edge occurs, the ADC prescaler is reset and starts converting. This provides a way to start the conversion at a fixed time interval law. Even if the trigger signal persists after the conversion, a new conversion will not be initiated. If triggered during the conversion process The signal also produces a rising edge, which will also be ignored. Even if a specific interrupt is disabled or a global interrupt is enabled Bit is set to "0" and its interrupt flag will be set. This triggers a transition without generating an interrupt. But for that A new conversion is triggered when the next interrupt event occurs, and the interrupt flag must be cleared.

- 232 -

#### Page 240

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Using the ADC interrupt flag as the trigger source, you can start the next ADC conversion after the current conversion is complete. The After the ADC will work in continuous conversion mode, continuous sampling and ADC data register to update. First turn Is changed by writing "1" to the ADSCRA register ADSC bit. In this mode, subsequent ADC conversions do not depend on The ADC interrupt flag ADIF is set.

If automatic triggering is enabled, the ADSC setting the ADCSRA register will initiate a single conversion. The ADSC logo can also be used for inspection Whether the conversion is in progress. Regardless of how the conversion was initiated, ADSC was always "1" during the conversion process.

#### Prescaler and ADC conversion timing

Under the default conditions, the successive approximation circuit requires an input clock from 300 kHz to 3 MHz for maximum accuracy. Such as If the required conversion accuracy is less than 12 bits, then the input clock frequency can be higher than 3MHz, in order to achieve a higher sampling rate.

The ADC module includes a prescaler that can generate an acceptable ADC input clock from the system clock. Prescaler The ADPS bits of the ADCSRA register are set. Setting ADEN of the ADCSRA register will enable the ADC, prescaler Start counting. As long as the ADEN bit is "1", the prescaler continues counting until ADEN is cleared.

ADSCRA register ADSC is set, the single-ended conversion starts at the rising edge of the next ADC clock cycle. positive A constant conversion requires 15 ADC clock cycles. ADC enabled (ADEN set in ADCSRA register) requires 50 ADCs The input clock cycle initializes the analog circuit before it can be used for the first time.

During ADC conversion, the sample is held at 1.5 ADC input clocks after the conversion start, and the first ADC transition. The result of the output is the 14.5 ADC input clock after the start. After the conversion, the ADC result is sent to the ADC Data register, and the ADIF flag is set. ADSC is cleared at the same time. The software can then set the ADSC flag again Or automatically trigger, to start a new conversion.

### Sampling channel with reference voltage

MUX and REFS in the ADMUX register are individually buffered through temporary registers. The CPU can be used with the temporary registers

Machine access. Before the switch is started, the CPU can configure the channel and reference source at any time. In order to ensure that the ADC is charged

The sampling time, once the conversion is started, does not allow the channel and the reference source to select the configuration. After the conversion is complete (ADCSRA

Register ADIF is set), the channel and reference source selection will be updated. The start time of the conversion is set for ADSC

After the next ADC enters the rising edge of the clock. Therefore, it is recommended that the user enter the ADSC after an ADC input clock

Do not operate ADMUX to select a new channel and reference source.

When using auto-triggering, the time at which the event occurred is uncertain. In order to control the impact of the new settings on the conversion, the update ADMUX register should be particularly careful. If both ADATE and ADEN are set, the interrupt time can occur at any time,

Which automatically trigger, start the ADC conversion. If the contents of the ADMUX register are changed during this period, then the user is not available

The next step is based on the old configuration or the new configuration. It is recommended that the user make ADMUX at the following safety times

Update:
1) ADATE or ADEN bit is "0";

- 2) during the conversion process, but at least one ADC input clock cycle after the trigger event occurs;
- 3) After the conversion is complete, but before the interrupt flag of the trigger source is cleared.

If you update ADMUX in any of the cases mentioned above, the new configuration will take effect before the next conversion.

When selecting the ADC input channel, note that the channel is selected before the conversion is initiated and an ADC clock after ADSC is set

- 233 -

#### Page 241

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

After the cycle can choose a new analog input channel, but the easiest way is to wait until the end of the conversion and then change the channel.

The reference voltage source  $V_{ref}$  of the ADC reflects the conversion range of the ADC. If the single-ended channel level exceeds  $V_{ref}$ , the conversion result will be Close to maximum 0xFFF.  $V_{ref}$  can be AVCC, external AREF pin voltage, internal reference voltage source.

Use internal reference (1.024V / 2.048V / 4.096V) Note:

After the chip is powered on, the internal benchmark is calibrated to 1.024V by default. If the user uses an internal benchmark of 1.024V,

Direct use, no other operation. But if you need to use 2.048V or 4.096V internal reference voltage, you need to be more self

New internal reference calibration value. The calibration value of 2.048V / 4.096V is loaded into register VCAL2 / 3 (0xCE / 0xCC) after power-up,

When the program is initialized, the value of VCAL2 / 3 is read in and written to the VCAL (0XC8) register to complete the calibration.

#### Automatic channel monitoring

ADCD

The automatic channel monitoring mode is used to monitor the voltage change of the selected ADC input channel in real time. Software by setting ADCSRC

The AMEN bit of the register enables the automatic channel monitoring function. The ADC automatically converts the voltage of the selected channel. When the conversion result is

Out of the overflow range, the ADC interrupt flag (ADIF) will be set and the automatic monitoring will be stopped at the same time. The software can pass

Interrupt or query the way to respond to overflow events. The AMOF bit of the ADMSC register is used to indicate the type of overflow event. ADIF

The flag bit is automatically cleared by hardware after a reset interrupt. In query mode, it can be cleared by software. Only when ADIF

Clear and enable the automatic monitoring mode by setting the AMEN bit in the ADCSRC register.

Overflow

ADMOF - 1

ADDF - 1

ADTH0

Underflow

ADMOF - 0

ADMOF - 1

CLK

To overcome the instability of single ADC conversion results, automatic detection supports a configurable digital filtering function. Digital filter

The wave is tested by the continuous conversion result, and only a consistent result is obtained within the defined number of consecutive conversions.

Triggering an overflow event. The number of consecutive conversions can be set via the AMFC [3: 0] bits of the ADMSC register.

The automatic channel monitoring function is controlled by the AMEN bit of the ADCSRC register. The register ADT0 is used to set the next overflow

 $The \ ADT1 \ is \ used \ to \ set \ the \ overflow \ threshold. \ ADT0 \ / \ 1 \ is \ a \ 16-bit \ register. \ After \ the \ software \ sets \ the \ AMEN \ bit, \ it \ will \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ is \ a \ ADT0 \ / \ 1 \ a \ ADT0 \ ADT0 \ / \ 1 \ a \ ADT0 \ / \ ADT0 \ / \ ADT0 \ ADT0 \ / \ ADT0 \ ADT0$ 

Immediately stop the ADC's current conversion action, and reset the ADC control state, then enter the automatic conversion mode.

Before starting the automatic channel detection mode, you need to set the channel to be detected and other related configurations. Software can be done at any time The auto detect mode is disabled by clearing the AMEN register.

### Multi-input voltage divider circuit (VDS)

The ADC contains a multi-input divider module. The divider input voltage source is available from the external ADC input channel

(ADC0 / 1/4/5), external reference AVREF or analog power supply. The divider module outputs both 4/5 and 1/5

The voltage is applied to the ADC's internal 12,13 input channels, respectively. Which 4/5 this way for ADC offset calibration; 1/5 in addition to use

In the internal offset calibration, and more for power supply voltage detection and other similar applications. The function of the voltage divider circuit is mainly sent by ADCSRD

#### Page 242

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Register control implementation.

#### ADC offset calibration

Due to the deviation of the manufacturing process and the inherent characteristics of the circuit structure, will cause the ADC internal comparator circuit to produce different Degree of misalignment error. So the offset voltage compensation, for the production of high-precision ADC conversion structure is critical.

LGT8FX8P chip internal ADC support offset voltage test related interface, can be completed in the software with the offset test

Quantity and calibration.

The principle of offset calibration:

Offset calibration is done by changing the input polarity of the internal comparator, testing the ADC conversion junction in both positive and negative directions fruit. As the positive and negative direction of the two offset voltage is also expressed as two kinds of polarity, through the two conversion results subtraction, you can get

An intermediate offset error value. Normal application, the conversion results according to the offset voltage can be adjusted accordingly.

Offset calibration process:

- 1. Configure the VDS module, select the VDS input source as an analog power supply (AVCC)
- 2. ADC reference voltage selection for analog power supply (AVCC)
- 3. ADCSRC [SPN] = 0, ADC reads 4 / 5VDO channel, conversion value is recorded as PVAL
- 4. ADCSRC [SPN] = 1, ADC read 4 / 5VDO channel, conversion value record bit NVAL
- 5. Store the value (NVAL PVAL) >> 1 into the OFR0 register
- 6. ADCSRC [SPN] = 1, ADC reads 1 / 5VDO channel, conversion result is recorded as NVAL
- 7. ADCSRC [SPN] = 0, ADC read 1 / 5VDO channel, conversion result record bit PVAL
- 8. Store the value (NVAL PVAL) >> 1 into the OFR1 register
- 9. Set ADCSRC [OFEN] = 1 to enable offset compensation

Special attention: As the offset error has positive and negative direction, the above data and operations are signed operation.

The offset calibration process needs to change the ADC-related configuration, so it is recommended that the offset calibration be done before the normal configuration to make. In order to improve the calibration accuracy, it is recommended that the ADC read channel conversion multiple sampling.

Offset Calibration After the OFR0 / 1 configuration is completed, auto offset compensation is enabled via the OFEN bit. After the normal conversion,

ADC control will automatically use OFR0 / 1 to compensate for ADC conversion results.

#### ADC dynamic calibration

The offset calibration method described above is based on an imbalance in a test environment and test input. When the system environment changes

, The ADC offset will also change. So if real-time calibration compensation can be achieved, to overcome the device with the work loop

Environment changes caused by the performance differences, improve the accuracy of ADC measurement, is very important.

Here is a proposed algorithm used, based on the principle of offset calibration algorithm, can achieve dynamic compensation for the work environment Bring the wrong error, get consistent and accurate test results.

This method eliminates the need to calculate the offset voltage and does not require offset compensation (OFEN). The algorithm only needs to be controlled by SPN

ADC conversion polarity, in the different SPN sampling of the two measurements, the results of the two errors due to the introduction of the error

Positive and negative direction, so we can simply add the average method to offset the error caused by the offset.

We assume that when the ADC conversion, the imbalance introduced the test error for the VOFS, so control the SPN for two consecutive

ADC conversion, the resulting ADC conversion results can be expressed as:

```
When SPN = 1, V_{ADC1} = V_{REL} + V_{OFS1}
```

When SPN = 0, V  $_{\mbox{\scriptsize ADC0}}$  = V  $_{\mbox{\scriptsize REL}}$  - V  $_{\mbox{\scriptsize OFS0}}$ 

We add the two measurements to eliminate the effect of V of on the actual sample input V REL . Due to the circuit

, The V orso and V orso may not be identical, but the effect of compensating for the offset error can still be achieved on the whole.

- 235 -

### Page 243

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

Dynamic offset compensation algorithm flow:

- 1. Initialize the ADC conversion parameters according to the application
- 2. Set SPN = 1 to start ADC sampling and record ADC sampling result as VADC1

- 3. Set SPN = 0 to start ADC sampling and record ADC sampling result as VADC2
- 4. (VADC1 + VADC2) >> 1 is the conversion result of this ADC

In practice, this algorithm can be combined with the sampling average algorithm, you can get more ideal results.

### Register definition

|          |         | ADC register list |                                                                |
|----------|---------|-------------------|----------------------------------------------------------------|
| register | address | Defaults          | description                                                    |
| ADCL     | 0x78    | 0x00              | ADC data low byte register                                     |
| ADCH     | 0x79    | 0x00              | ADC data high byte register                                    |
| ADCSRA   | 0x7A    | 0x00              | ADC control and status register A                              |
| ADCSRB   | 0x7B    | 0x00              | ADC control and status register B                              |
| ADMUX    | 0x7C    | 0x00              | ADC multiple select control register                           |
| ADCSRC   | 0x7D    | 0x01              | ADC control and status register C                              |
| DIDR0    | 0x7E    | 0x00              | Digital input disable control register 0                       |
| DIDR1    | 0x7F    | 0x00              | Digital input disable control register 0                       |
| DAPCR    | 0xDC    | 0x00              | Differential amplifier control register                        |
| OFR0     | 0xA3    | 0x00              | Offset compensation register 0                                 |
| OFR1     | 0xA4    | 0x00              | Offset compensation register 1                                 |
| ADT0L    | 0xA5    | 0x00              | Automatic monitoring of the underflow threshold is 8 bits low  |
| ADT0H    | 0xA6    | 0x00              | Automatic monitoring of the underflow threshold is 8 bits high |
| ADT1L    | 0xAA    | 0x00              | Automatic monitoring of the overflow threshold is 8 bits low   |
| ADT1H    | 0xAB    | 0x00              | Automatic monitoring overflow threshold is 8 bits high         |
| ADMSC    | 0xAC    | 0x01              | Automatic monitoring of status and control registers           |
| ADCSRD   | 0xAD    | 0x00              | ADC control and status register D                              |
|          |         |                   |                                                                |

## ADCL - ADC data low byte register

ADCL - ADC data low byte register

| Address: | 0x78        | Default: 0x00 |                |      |             |      |      |      |  |  |
|----------|-------------|---------------|----------------|------|-------------|------|------|------|--|--|
| Bit      | 7           | 6             | 5              | 4    | 3           | 2    | 1    | 0    |  |  |
| Name0 A  | ADC7        | ADC6          | ADC5           | ADC4 | ADC3        | ADC2 | ADC1 | ADC0 |  |  |
| Name1    | ADC3        | ADC2          | ADC1           | ADC0 | -           | -    | -    | -    |  |  |
| R/W      | R/W         | R/W           | R/W            | R/W  | R/W         | R/W  | R/W  | R/W  |  |  |
| Initial  | 0           | 0             | 0              | 0    | 0           | 0    | 0    | 0    |  |  |
| Bit      | Name        |               |                |      | description | ı    |      |      |  |  |
| 7: 0 ADC | 7. [7: 0] / | ADC data lov  | v byte registe | er   |             |      |      |      |  |  |

ADC [3: 0] When the ADLAR bit is "0", the ADC output data is stored in the register by the low pair The ADCL is ADC [7: 0], as shown by Name0; when the ADLAR bit is "1"

- 236 -

## Page 244

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

ADC output data stored in the register by high-bit alignment, that is, the high 4-bit ADCL ADC [3: 0], the lower 4 bits are meaningless, as shown in Name1.

## ADCH - ADC Data High Byte Register

ADCH - ADC Data High Byte Register

| Address: 0x7 | Default: 0x00 |      |     |        |          |          |      |      |  |
|--------------|---------------|------|-----|--------|----------|----------|------|------|--|
| Bit          | 7             | 6    | 5   | 4      | 3        | 2        | 1    | 0    |  |
| Name0        | -             | -    | -   | -      | ADC11 A  | DC10 ADC | 9    | ADC8 |  |
| Name1 ADO    | C11 ADC10 A   | ADC9 |     | ADC8 A | DC7 ADC6 |          | ADC5 | ADC4 |  |
| R/W          | R/W           | R/W  | R/W | R/W    | R/W      | R/W      | R/W  | R/W  |  |
| Initial      | 0             | 0    | 0   | 0      | 0        | 0        | 0    | 0    |  |

Bit Name description

7: 0 ADC [11: 8] / ADC data low byte register.

ADC [11: 4] When the ADLAR bit is "0", the ADC output data is stored in the register by the low pair

The lower 4 bits of ADCH are ADC [11: 8], and the upper 4 bits are meaningless, such as Name0

; When the ADLAR bit is "1", the ADC output data is stored in the register

High alignment, ie ADCH is ADC [11: 4], as shown in Name1.

#### ADCSRA - ADC CONTROL AND STATUS REGISTER A

### ADCSRA - ADC CONTROL AND STATUS REGISTER A

| Address | : 0x7A |                  |                                                                                                        |                 | Defaul        | t: 0x05                                                     |                |                                       |    |  |  |
|---------|--------|------------------|--------------------------------------------------------------------------------------------------------|-----------------|---------------|-------------------------------------------------------------|----------------|---------------------------------------|----|--|--|
| Bit     | 7      | 6                | 5                                                                                                      | 4               | 3             | 2                                                           | 1              | 0                                     |    |  |  |
| Name A  | DEN    | ADSC A           | DATE                                                                                                   | ADIF            | ADIE Al       | DPS2 ADPS                                                   | 1 ADPS0        |                                       |    |  |  |
| R/W     | R/W    | R/W              | R/W                                                                                                    | R/W             | R/W           | R/W                                                         | R/W            | R/W                                   |    |  |  |
| Initial | 0      | 0                | 0                                                                                                      | 0               | 0             | 0                                                           | 1              | 0                                     |    |  |  |
| Bit     | Name   | descriptio       | description                                                                                            |                 |               |                                                             |                |                                       |    |  |  |
|         |        | ADC enal         | ADC enable control bit.                                                                                |                 |               |                                                             |                |                                       |    |  |  |
| 7       | ADEN   | When the         | When the ADEN bit is set to "1", the ADC is enabled.                                                   |                 |               |                                                             |                |                                       |    |  |  |
|         |        | When the         | When the ADEN bit is set to "0", the ADC is disabled.                                                  |                 |               |                                                             |                |                                       |    |  |  |
|         |        | The ADC          | The ADC starts to convert.                                                                             |                 |               |                                                             |                |                                       |    |  |  |
| 6       | ADSC   | In the sing      | In the single conversion mode, ADSC is set to initiate a conversion. In the continuous conversion mode |                 |               |                                                             |                |                                       |    |  |  |
|         |        | The ADS          | C setting wil                                                                                          | l start the fir | st conversio  | n.                                                          |                |                                       |    |  |  |
|         |        | ADC auto         | trigger enal                                                                                           | ole bit.        |               |                                                             |                |                                       |    |  |  |
|         |        | When the         | ADATE bit                                                                                              | is set to "1",  | the auto trig | gger function                                               | n is enabled.  | Selected trigger letter               |    |  |  |
| 5       | ADATE  | The rising       | g edge of the                                                                                          | number is tu    | irned on. Th  | d on. The trigger source is selected by the ADCSRB register |                |                                       |    |  |  |
|         |        | ADTS to control. |                                                                                                        |                 |               |                                                             |                |                                       |    |  |  |
|         |        | When the         | ADATE bit                                                                                              | is set to "0",  | the auto trig | gger function                                               | ı is disabled. |                                       |    |  |  |
|         |        | ADC inte         | rrupt flag.                                                                                            |                 |               |                                                             |                |                                       |    |  |  |
| 4       | ADIF   |                  |                                                                                                        | •               |               | •                                                           |                | egister. If in the ADC                |    |  |  |
|         |        |                  |                                                                                                        |                 | U             | . ,                                                         |                | interrupt is generated. Execute the A | DC |  |  |
|         |        |                  |                                                                                                        | ,               | or it can be  | cleared by w                                                | riting "1" to  | this bit.                             |    |  |  |
| 3       | ADIE   | ADC inte         | rrupt enable                                                                                           | control bit.    |               |                                                             |                |                                       |    |  |  |

- 237 -

### Page 245

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

The ADC interrupt is enabled when the ADIE bit is set to "1" and the global interrupt is set.

When the ADIE bit is set to "0", the ADC interrupt is disabled.

2: 0 ADPS [2: 0] ADC prescaler selection control bit.

ADPS Selects the system clock to generate the prescaler factor for the ADC clock.

| ADPS [2: 0] | Prescaler factor |
|-------------|------------------|
| 0           | 2                |
| 1           | 2                |
| 2           | 4                |
| 3           | 8                |
| 4           | 16               |
| 5           | 32 (default)     |
| 6           | 64               |
| 7           | 128              |

### ADCSRB - ADC CONTROL AND STATUS REGISTER B

ADCSRB - ADC CONTROL AND STATUS REGISTER B

| Address: 0x | :7B       |     |       | Default: 0x00 |      |         |           |    |  |  |  |
|-------------|-----------|-----|-------|---------------|------|---------|-----------|----|--|--|--|
| Bit         | 7         | 6   | 5     | 4             | 3    | 2       | 1         | 0  |  |  |  |
| Name AC     | ME01 ACME | 000 | ACME1 | ACME10 A      | ACTS | ADTS2 A | DTS1 ADTS | 50 |  |  |  |

| R/W      | R / W     | R / W                                       | $\frac{1}{R/W}$                           | R / W         | W / O          | R / W      | R/W | R/W |  |  |  |
|----------|-----------|---------------------------------------------|-------------------------------------------|---------------|----------------|------------|-----|-----|--|--|--|
| Initial  | 0         | 0                                           | 0                                         | 0             | 0              | 0          | 0   | 0   |  |  |  |
| Bit Name | e         | description                                 |                                           |               |                |            |     |     |  |  |  |
| 7        | ACME01 Co | mparator 0 Nega                             | tive input se                             | lection       |                |            |     |     |  |  |  |
| 6        | ACME00    | 00: Negative Se                             | 00: Negative Select External Input ACIN0  |               |                |            |     |     |  |  |  |
|          |           | 01: Negative Se                             | 1: Negative Select ADC multiplexed output |               |                |            |     |     |  |  |  |
|          |           | 1X: Negative Selects the output of op amp 0 |                                           |               |                |            |     |     |  |  |  |
| 5        | ACME11 Co | mparator 1 Nega                             | tive input se                             | lection       |                |            |     |     |  |  |  |
| 4        | ACME10    | 00: Negative Se                             | elect Externa                             | l Input ACIN  | 12             |            |     |     |  |  |  |
|          |           | 01: Negative Se                             | elect ADC m                               | ultiplexed ou | tput           |            |     |     |  |  |  |
|          |           | 1X: Negative S                              | elects the ou                             | tput of op am | p 1            |            |     |     |  |  |  |
| 3        | ACTS      | AC trigger sour                             | ce channel s                              | election      |                |            |     |     |  |  |  |
|          |           | 0 - AC0 output                              | as the ADC                                | auto-convers  | ion trigger so | ource      |     |     |  |  |  |
|          |           | 1 - AC1 output                              | as the ADC                                | automatic co  | nversion trigg | ger source |     |     |  |  |  |

 $2{:}\ 0\ ADTS\ [2{:}\ 0]\ ADC$  auto trigger source selection control bit.

When the ADATE bit is set to "1", the auto trigger function is enabled and the trigger source is selected by ADTS To control. When setting the ADATE bit to "0", the ADTS setting is invalid. Selected trigger letter

The interrupt flag on the rising edge of the switch is turned on. When the trigger source is cleared from an interrupt flag Switching to the trigger source set by the interrupt flag causes the trigger signal to generate a rising edge if this When ADEN is set, the ADC will also turn on a conversion. When switching to continuous conversion mode (ADTS = 0), the auto trigger function is disabled.

ADTS [2: 0] Trigger source

- 238 -

Continuous conversion mode

### Page 246

LGT8FX8P Series - Programming Manual 1.0.1

0

LogicGreen Technologies Co., LTD

| - | Continuous conversion mode              |
|---|-----------------------------------------|
| 1 | Comparator 0/1                          |
| 2 | External interrupt 0                    |
| 3 | Timer counter 0 compare match           |
| 4 | Timer counter 0 overflows               |
| 5 | Timer Counter 1 Compare Match B         |
| 6 | Timer counter 1 overflows               |
| 7 | Timer Counter 1 Enter the capture event |

#### ADMUX - ADC Multiplex Select Control Register

ADMUX - ADC Multiplex Select Control Register

| Address: 02 | x7C       |         |          |           |           |           |     |     |
|-------------|-----------|---------|----------|-----------|-----------|-----------|-----|-----|
| Bit         | 7         | 6       | 5        | 4         | 3         | 2         | 1   | 0   |
| Name REI    | FS1 REFS0 | ADLAR C | HMUX4 CI | HMUX3 CH! | MUX2 CHMU | JX1 CHMUX | 0.0 |     |
| R/W         | R/W       | R/W     | R/W      | R/W       | R/W       | R/W       | R/W | R/W |
| Initial     | 0         | 0       | 0        | 0         | 0         | 0         | 0   | 0   |

| Bit | Name | dese | cription |
|-----|------|------|----------|

7: 6 REFS [1: 0] REFS2 with the ADCSRD register is used to select the reference voltage source for the ADC

 $The \ REFS \ control \ bit \ is \ used \ to \ select \ the \ reference \ voltage, \ if \ REFS \ is \ changed \ during \ the \ conversion \ process$ 

Of the settings, only to wait until the current conversion after the end of the change will work.

| REFS2,      | Reference voltage selection |
|-------------|-----------------------------|
| REFS [1: 0] |                             |
| 0_00        | AREF                        |
| 0_01        | AVCC                        |
| 0_10        | On-chip 2.048V reference    |
| 0_11        | On-chip 1.024V reference    |
| 1_00        | On-chip 4.096V reference    |

5 ADLAR Conversion result left alignment enable control bit.

When the ADLAR bit is set to "1", the conversion result is left in the ADC data register

Qi.

When the ADLAR bit is set to "0", the conversion result is right in the ADC data register

Qi.

4: 0 CHMUX [4: 0] ADC input source selection control bit.

| CHMUX [4: 0] | Single-ended input source | description         |
|--------------|---------------------------|---------------------|
| 0_0000       | PC0                       |                     |
| 0_0001       | PC1                       |                     |
| 0_0010       | PC2                       |                     |
| 0_0011       | PC3                       | External port input |
| 0_0100       | PC4                       |                     |
| 0_0101       | PC5                       |                     |
| 0_0110       | PE1                       |                     |

- 239 -

Page 247

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

| 0_0111 | PE3      |                                  |
|--------|----------|----------------------------------|
| 0_1001 | PC7      |                                  |
| 0_1010 | PF0      |                                  |
| 0_1011 | PE6      |                                  |
| 0_1100 | PE7      |                                  |
| 0_1110 | 4 / 5VDO | Internal voltage divider circuit |
| 0_1000 | 1 / 5VDO |                                  |
| 0_1101 | IVREF    | Internal reference               |
| 0_1111 | AGND     | Analog ground                    |
| 1_XXXX | DACO     | Internal DAC output              |
|        |          |                                  |

## ADCSRC - ADC Control Status Register C

ADCSRC - ADC Control Status Register C

| Address: | 0x7D |         |                                                                                                  | Default: 0:     | Default: 0x00 |                 |             |       |  |  |  |  |
|----------|------|---------|--------------------------------------------------------------------------------------------------|-----------------|---------------|-----------------|-------------|-------|--|--|--|--|
| Bit      | 7    | 6       | 5                                                                                                | 4               | 3             | 2               | 1           | 0     |  |  |  |  |
| Name     | OFEN | -       | SPN                                                                                              | AMEN            | -             | SPD             | DIFS        | ADTM  |  |  |  |  |
| R/W      | R/W  | -       | R/W                                                                                              | R/W             | -             | R / W           | R / W       | R/W   |  |  |  |  |
|          |      |         |                                                                                                  |                 |               |                 |             |       |  |  |  |  |
| Bit      | Name | descrip | description                                                                                      |                 |               |                 |             |       |  |  |  |  |
| 7        | OFEN | 1 = dis | 1 = disable offset compensation; 0 = off offset compensation                                     |                 |               |                 |             |       |  |  |  |  |
| 6        | -    | Unimp   | Unimplemented                                                                                    |                 |               |                 |             |       |  |  |  |  |
| 5        | SPN  | ADC o   | ADC conversion input polarity control, only for offset calibration process. Normal must be clear |                 |               |                 |             |       |  |  |  |  |
|          |      | zero    |                                                                                                  |                 |               |                 |             |       |  |  |  |  |
| 4        | AMEN | Chann   | el automatic n                                                                                   | nonitoring ena  | bled;         |                 |             |       |  |  |  |  |
|          |      | 1: Ena  | ble channel au                                                                                   | ito-monitoring  | function      |                 |             |       |  |  |  |  |
|          |      | 0: Disa | ible channel a                                                                                   | uto-monitorin   | g function    |                 |             |       |  |  |  |  |
| 3        | -    | Unimp   | lemented                                                                                         |                 |               |                 |             |       |  |  |  |  |
| 2        | SPD  | 0 = AI  | OC low speed                                                                                     | conversion me   | ode           |                 |             |       |  |  |  |  |
|          |      | 1 = AI  | OC high speed                                                                                    | conversion m    | ode, only     | for low imped   | ance analog | input |  |  |  |  |
| 1        | DIFS | 0 = AI  | OC conversion                                                                                    | from ADC m      | ultiplexer    |                 |             |       |  |  |  |  |
|          |      | 1 = AI  | OC conversion                                                                                    | from internal   | differenti    | al amplifier    |             |       |  |  |  |  |
| 0        | ADTM | Test m  | ode, the intern                                                                                  | nal reference v | oltage is o   | output from the | AVREF po    | rt    |  |  |  |  |
|          |      |         |                                                                                                  |                 |               |                 |             |       |  |  |  |  |

DIDR0 - Digital input disable control register 0

DIDR0 - Digital input disable control register 0

Address: 0x7E Default: 0x00

| Bit      | 7                                            | 6                                           | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|----------------------------------------------|---------------------------------------------|------|------|------|------|------|------|
| Name     | PE3D                                         | PE1D                                        | PC5D | PC4D | PC3D | PC2D | PC1D | PC0D |
| R/W      | R/W                                          | R/W                                         | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Bit Name | :                                            | description                                 |      |      |      |      |      |      |
| 7        | PE3D                                         | 23D 1 = Turn off PE3 digital input function |      |      |      |      |      |      |
| 6        | PE1D 1 = Turn off PE1 digital input function |                                             |      |      |      |      |      |      |

- 240 -

# Page 248

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

```
1 = Turn off PC5 digital input function
5
        PC5D
4
        PC4D
                    1 = Turn off PC4 digital input function
3
        PC3D
                    1 = Turn off PC3 digital input function
2
        PC2D
                    1 = Turn off PC2 digital input function
                    1 = Turn off PC1 digital input function
        PC1D
0
        PC0D
                    1 = Turn off the PC0 digital input function
```

#### DIDR1 - Digital input disable control register 1

DIDR1 - Digital input disable control register 1

| Address:                                           | 0x7F                                             | Default: 0x00                           |               |                 |       |      |      |      |  |
|----------------------------------------------------|--------------------------------------------------|-----------------------------------------|---------------|-----------------|-------|------|------|------|--|
| Bit                                                | 7                                                | 6                                       | 5             | 4               | 3     | 2    | 1    | 0    |  |
| Name                                               | PE7D                                             | PE6D                                    | PE0D          | C0PD            | PF0D  | PC7D | PD7D | PD6D |  |
| R/W                                                | R/W                                              | R/W                                     | R/W           | R/W             | R/W   | R/W  | R/W  | R/W  |  |
| Bit Name                                           | ;                                                | description                             |               |                 |       |      |      |      |  |
| 0 PD6D 1 = Turn off the PD6 digital input function |                                                  |                                         |               |                 |       |      |      |      |  |
| 1                                                  | PD7D 1 = Turn off the PD7 digital input function |                                         |               |                 |       |      |      |      |  |
| 2                                                  | PC7D                                             | 1 = Turn off PC7 digital input function |               |                 |       |      |      |      |  |
| 3                                                  | PF0D                                             | 1 = Turn off th                         | ne PF0 digita | l input functi  | on    |      |      |      |  |
| 4                                                  | C0PD                                             | 1 = off ACOP                            | digital input | function (LQ    | FP48) |      |      |      |  |
| 5                                                  | PE0D                                             | 1 = Turn off th                         | ne PE0 digita | ıl input functi | on    |      |      |      |  |
| 6                                                  | PE6D                                             | 1 = Turn off PE6 digital input function |               |                 |       |      |      |      |  |
| 7                                                  | PE7D                                             | 1 = Turn off P                          | E7 digital in | put function    |       |      |      |      |  |
|                                                    |                                                  |                                         |               |                 |       |      |      |      |  |

## ADCSRD - ADC Control Register D

001 = ADC0

### ADCSRD - ADC Control Register D

| Address: 0xAD |                                                                                                                   |                   |                 |               |               | Default: 0x00 |              |                   |                               |          |
|---------------|-------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|---------------|---------------|---------------|--------------|-------------------|-------------------------------|----------|
| Bit           | 7                                                                                                                 | 6                 | 5               | 4             | 3             | 2             | 1            | 0                 |                               |          |
| Name          | BGEN                                                                                                              | REFS2 IV          | SEL1 IVSEL      | 0             | -             | VDS2          | VDS1         | VDS0              |                               |          |
| R/W           | R/W                                                                                                               | R/W               | R/W             | R/W           | -             | R/W           | R/W          | R / W             |                               |          |
| Bit Name      | •                                                                                                                 | description       |                 |               |               |               |              |                   |                               |          |
| 7             | BGEN                                                                                                              | Internal refere   | nce global en   | able control, | 1 = enable    |               |              |                   |                               |          |
| 6             | REFS2 The REFS combination with the ADMUX register is used to select the reference voltage for the ADC conversion |                   |                 |               |               |               |              |                   |                               |          |
|               |                                                                                                                   | Refer to the R    | EFS definitio   | n in the ADN  | MUX registe   | r             |              |                   |                               |          |
| 5: 4          | IVSEL                                                                                                             | When the refe     | rence voltage   | of the ADC    | is selected a | s VCC or AV   | REF, the IVS | SEL is used to co | ontrol the internal reference | e output |
|               |                                                                                                                   | Voltage:          |                 |               |               |               |              |                   |                               |          |
|               |                                                                                                                   | 00 = 1.024V       |                 |               |               |               |              |                   |                               |          |
|               |                                                                                                                   | 01 = 2.048V       |                 |               |               |               |              |                   |                               |          |
|               |                                                                                                                   | 1x = 4.096V       |                 |               |               |               |              |                   |                               |          |
| 3             | -                                                                                                                 | Keep it           |                 |               |               |               |              |                   |                               |          |
| 2: 0 VDS      | S [2: 0] Divid                                                                                                    | ler circuit input | source select   | ion           |               |               |              |                   |                               |          |
|               |                                                                                                                   | 000/111 = Tur     | n off the volta | age divider c | ircuit modul  | e             |              |                   |                               |          |

- 241 -

```
Page 249
```

```
LGT8FX8P Series - Programming Manual 1.0.1
                                                                           LogicGreen Technologies Co., LTD
                       010 = ADC1
                       011 = ADC4
                       100 = ADC5
                       101 = External reference input (AVREF)
                       110 = System power supply
     DAPCR - Differential Op Amp Control Register
                                    DAPCR - Differential Op Amp Control Register
                                                                 Default: 0x00
  Address: 0xDC
    Bit
                                                    4
                                                                3
                                                                           2
                                                                                       1
                                                                                                   0
   Name DAPEN
                           GA1
                                       GA0
                                                  DNS2
                                                             DNS1
                                                                         DNS0
                                                                                     DPS1
                                                                                                DPS0
    R/W
                           W/R
                                       W/R
                                                  W/R
                                                                          R/W
                                                                                     R/W
                                                                                                 R/W
                                                              W/R
  Bit Name
                       description
           DAPEN 1 = enable differential amplifier; 0 = turn off differential amplifier
   6: 5 GA [1: 0] Differential Amplifier Gain Control
                       00 = x1
                       01 = x8
                       10 = x16
                       11 = x32
  4: 2 DNS [2: 0] Differential Amplifier Reverse Input Input Source Select bit
                       000 = ADC2 / APN0
                       001 = ADC3 / APN1
                       010 = ADC8 / APN2
                       011 = ADC9 / APN3
                       100 = PE0 / APN4
                       101 = ADC multiplexed
                       110 = AGND
                       111 = OFF differential amplifier reverse input
   1: 0 DPS [1: 0] Differential Amplifier Positive Input Input Source Select bit
                       00 = ADC multiplexed
                       01 = ADC0 / APP0
                       10 = ADC1 / APP1
                       11 = AGND
     OFR0 - Offset compensation register 0
                                      OFR0 - Offset compensation register 0
  Address: 0xA3
                                                                 Default: 0x00
     Bit
                                                               3
                                                     OFR0 [7: 0]
   Name
    R/W
                                                        W/R
  Bit Name
                       description
   7: 0
            OFR0
                       Offset compensation register 0; OFR0 is a signed number. Stored in two's complement format
                                                  - 242 -
```

Page 250

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

OFR1 - Offset Compensation Register 1

Address: 0xA4 Default: 0x00 3 Bit OFR1 [7: 0] Name R/W W/RBit Name description 7: 0 OFR1 Offset compensation register 1; OFR1 is a signed number. Stored in two's complement format

#### ADMSC - ADC channel monitoring status control register

ADMSC - ADC channel monitoring status control register

Address: 0xAC Default: 0x01 Bit 3 2 0 4 Name AMOF AMFC3 AMFC2 AMFC1 AMFC0 R/W R/WR/WR/WR/WBit Name description 7 AMOF Automatic monitoring of overflow event type flag bits; 1 = overflow, 0 = underflow 6: 4 Unimplemented 3:0 AMFC Automatic monitoring of digital filter control bits: 0000 = Disable configuration 0001 = one conversion, no filter 0010 = twice consistent 0011 = three consecutive consecutive 1110 = 14 consecutive consecutive 1111 = 15 consecutive consecutive

#### ADT0L - Automatically monitors the underflow threshold low of 8 bits

ADT0L - Automatically monitors the underflow threshold low of 8 bits

Address: 0xA5 Default: 0x00 Bit ADT0L [7: 0] Name R/WW/RBit Name description 7: 0 ADT0L Automatic monitoring underflow threshold register low 8 bits

- 243 -

#### Page 251

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

#### ADT0H - Automatic monitoring of the underflow threshold 8 bits high

ADT0H - Automatic monitoring of the underflow threshold 8 bits high

Default: 0x00 Address: 0xA6 Bit ADT0H [7: 0] Name R/W W/RBit Name

7: 0 ADT0H Automatic monitoring underflow threshold register high 8 bits

## ADT1L - Automatic monitoring of overflow threshold 8 bits low

ADT0L - Automatically monitors the overflow threshold at least 8 bits

 Address: 0xAA
 Default: 0x00

 Bit
 7
 6
 5
 4
 3
 2
 1
 0

 Name
 ADT1L [7: 0]

 R / W
 W / R

Bit Name description

7: 0 ADT1L Automatic monitoring of the upper overflow threshold register is low for 8 bits

#### ADT1H - Automatically monitors overflow thresholds up to 8 bits

ADT1H - Automatically monitors overflow thresholds up to 8 bits

 Address: 0xAB
 Default: 0x00

 Bit
 7
 6
 5
 4
 3
 2
 1
 0

 Name
 ADT1H [7: 0]

 R / W
 W / R

 Bit Name
 description

7: 0 ADT1H Automatic monitoring of upper overflow threshold register high 8 bits

#### VCAL - internal reference calibration register

VCAL - internal reference calibration register

A calibration value of the other reference voltage is written to this register to enable calibration of the relevant reference. For example, after the reference configuration is 2.048V, VCAL2 is written to the change register to complete the 2.048V Internal reference calibration.

- 244 -

## Page 252

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## VCAL1 - 1.024V reference calibration register

VCAL1 - 1.024V internal reference calibration register

7: 0 VCAL1 1.024V internal reference calibration factor

#### VCAL2 - 2.048V reference calibration register

VCAL2 - 2.048V internal reference calibration register

 Address: 0xCE
 Default: 0x00

 Bit
 7
 6
 5
 4
 3
 2
 1
 0

 Name
 VCAL2 [7: 0]

 R / W
 R / O

 Bit Name
 description

Dit Name description

7: 0 VCAL2 2.048V internal reference calibration factor

## VCAL3- 4.096V reference calibration register

VCAL1 - 4.096V internal reference calibration register

| Address: 0x | .CC |             |   | Default: 0x00 |          |   |   |   |  |  |
|-------------|-----|-------------|---|---------------|----------|---|---|---|--|--|
| Bit         | 7   | 6           | 5 | 4             | 3        | 2 | 1 | 0 |  |  |
| Name        |     |             |   | VCAL          | 3 [7: 0] |   |   |   |  |  |
| R/W         |     |             |   | R             | / O      |   |   |   |  |  |
| Rit Name    |     | description |   |               |          |   |   |   |  |  |

7: 0 VCAL3 4.096V internal reference calibration factor

- 245 -

## Page 253

LGT8FX8P Series - Programming Manual 1.0.1 LogicGreen Technologies Co., LTD

# Register lookup table

| Regi  | ster lo              | okup table  |        |        |        |              |        |        |        |  |  |  |  |
|-------|----------------------|-------------|--------|--------|--------|--------------|--------|--------|--------|--|--|--|--|
| Addr  | Name                 | Bit7        | Bit6   | Bit5   | Bit4   | Bit3         | Bit2   | Bit1   | Bit0   |  |  |  |  |
|       | Extended IO Register |             |        |        |        |              |        |        |        |  |  |  |  |
| \$ F6 | GUID3                | GUID Byte 3 |        |        |        |              |        |        |        |  |  |  |  |
| \$ F5 | GUID2                | GUID Byte 2 |        |        |        |              |        |        |        |  |  |  |  |
| \$ F4 | GUID1                | GUID Byte 1 |        |        |        |              |        |        |        |  |  |  |  |
| \$ F3 | GUID0                | GUID Byte 0 |        |        |        |              |        |        |        |  |  |  |  |
| \$ F2 | PMCR                 | PMCE        | CLKFS  | CLKSS  | WCLKS  | OSCKEN       | OSCMEN | RCKEN  | RCMEN  |  |  |  |  |
| \$ F0 | PMX2                 | WCE         | STOSC1 | STOSC0 | -      | -            | XIEN   | E6EN   | C6EN   |  |  |  |  |
| \$ EE | PMX0                 | PMXCE       | C1BF4  | C1AF5  | C0BF3  | C0AC0        | SSB1   | TXD6   | RXD5   |  |  |  |  |
| \$ ED | PMX1                 |             | -      |        | -      | -            | C3AC   | C2BF7  | C2AF6  |  |  |  |  |
| \$ EC | TCKSR                |             | F2XEN  | TC2XF1 | TC2XF0 | -            | AFCKS  | TC2XS1 | TC2XS0 |  |  |  |  |
| \$ E2 | PSSR                 | PSS1        | PSS3   |        | -      | -            | -      | PSR3   | PSR1   |  |  |  |  |
| \$ E1 | OCPUE                | PUE7        | PUE6   | PUE5   | PUE4   | PUE3         | PUE2   | PUE1   | PUE0   |  |  |  |  |
| \$ E0 | HDR                  |             |        | HDR5   | HDR4   | HDR3         | HDR2   | HDR1   | HDR0   |  |  |  |  |
| \$ DE | DAPTE                | DAPTE       |        |        |        | -            |        |        | -      |  |  |  |  |
| \$ DD | DAPTR                | DAPTP       |        |        |        | DAP Trimming |        |        |        |  |  |  |  |
| \$ DC | DAPCR                | DAPEN       | GA1    | GA0    | DNS2   | DNS1         | DNS0   | DPS1   | DPS0   |  |  |  |  |
| \$ D8 |                      |             |        |        |        |              |        |        |        |  |  |  |  |
| \$ D7 |                      |             |        |        |        |              |        |        |        |  |  |  |  |
| \$ D6 |                      |             |        |        |        |              |        |        |        |  |  |  |  |
| \$ D5 |                      |             |        |        |        |              |        |        |        |  |  |  |  |
| \$ D4 |                      |             |        |        |        |              |        |        |        |  |  |  |  |
| \$ D2 |                      |             |        |        |        |              |        |        |        |  |  |  |  |
| \$ D1 |                      |             |        |        |        |              |        |        |        |  |  |  |  |

\$ D0

## LGT8F88P LGT8F168P LGT8F328P

| \$ CF | LDOCR  | WCE                  |                                                |        |             | PDEN  | VSEL2                 | VSEL1     | VSEL0  |  |  |
|-------|--------|----------------------|------------------------------------------------|--------|-------------|-------|-----------------------|-----------|--------|--|--|
| \$ CE | VCAL2  | Calibration value fo | r 2.048V internal referen                      | ce     |             |       |                       |           |        |  |  |
| \$ CD | VCAL1  | Calibration value fo | r 1.024V internal referen                      | ce     |             |       |                       |           |        |  |  |
| \$ CC | VCAL3  | Calibration value fo | r 4.096V internal referen                      | :e     |             |       |                       |           |        |  |  |
| \$ C8 | VCAL   | Internal Voltage Ret | sternal Voltage Reference calibration register |        |             |       |                       |           |        |  |  |
| \$ C6 | UDR    | USART Data Regist    | SART Data Register                             |        |             |       |                       |           |        |  |  |
| \$ C5 | UBRRH  |                      |                                                |        |             | ı     | JSART Baud Rate Regis | ster High |        |  |  |
| \$ C4 | UBRRL. | USART Baud Rate      | USART Baud Rate Register Low                   |        |             |       |                       |           |        |  |  |
| \$ C2 | UCSRC  | UMSEL1               | UMSEL0                                         | UPM1   | UPM0        | USBS0 | UCSZ01                | UCSZ00    | UCPOL0 |  |  |
| \$ C1 | UCSRB  | RXCIE0               | TXCIE0                                         | UDRIE0 | RXEN0       | TXEN0 | UCSZ02                | RXB80     | TXB80  |  |  |
| \$ C0 | UCSRA  | RXC0                 | TXC0                                           | UDRE0  | FE0         | DOR0  | UPE0                  | U2X0      | MPCM0  |  |  |
| \$ BD | TWAMR  | TWI Address Mask     |                                                |        |             |       |                       |           |        |  |  |
| \$ BC | TWCR   | TWINT                | TWEA                                           | TWSTA  | TWSTO       | TWWC  | TWEN                  | -         | TWIE   |  |  |
| \$ BB | TWDR   | TWI Data             |                                                |        |             |       |                       |           |        |  |  |
| \$ BA | TWAR   |                      |                                                |        | TWI Address |       |                       |           | TWGCE  |  |  |
|       |        |                      |                                                |        |             |       |                       |           |        |  |  |

- 246 -

## Page 254

| LGT8F | X8P Series   | - Programming        | Manual 1.0.1                                  |                 |        |         | LogicGreen | Technologies C | o., LTD |
|-------|--------------|----------------------|-----------------------------------------------|-----------------|--------|---------|------------|----------------|---------|
| Addr  | Name         | Bit7                 | Bit6                                          | Bit5            | Bit4   | Bit3    | Bit2       | Bit1           | Bit0    |
| \$ B9 | TWSR         |                      |                                               | TWI Status bits |        |         |            | TW             | PS      |
| \$ B8 | TWBR         | TWI Bit Rate regist  | er                                            |                 |        |         |            |                |         |
| \$ B6 | ASSR         | INTCK                | -                                             | AS2             | TCN2UB | OCR2AUB | OCR2BUB    | TCR2AUB        | TCR2BUB |
| \$ B4 | OCR2B        | Timer 2 Output Cor   | npare Register B                              |                 |        |         |            |                |         |
| \$ B3 | OCR2A        | Timer 2 Output Cor   | npare Register A                              |                 |        |         |            |                |         |
| \$ B2 | TCNT2        | Timer 2 Counter Re   | egister                                       |                 |        |         |            |                |         |
| \$ B1 | TCCR2B       | FOC2A                | FOC2B                                         | -               | -      | WGM22   |            | CS2            |         |
| \$ B0 | TCCR2A       | COM2A1               | COM2A0                                        | COM2B1          | COM2B0 | -       | -          | WGM21          | WGM20   |
| \$ AF | DPS2R        |                      | -                                             |                 |        | DPS2E   | LPRCE      | TOS1           | TOS0    |
| \$ AE | <u>IOCWK</u> | IOCD7                | IOCD6                                         | IOCD5           | IOCD4  | IOCD3   | IOCD2      | IOCD1          | IOCD0   |
| \$ AD | ADCSRD       | BGEN                 | REFS2                                         | IVSEL1          | IVSEL0 |         | VDS2       | VDS1           | VDS0    |
| \$ AC | ADMSC        | AMOF                 | -                                             | -               | -      | AMFC3   | AMFC2      | AMFC1          | AMFC0   |
| \$ AB | ADT1H        | ADC Auto-monitor     | ADC Auto-monitor Overflow threshold high byte |                 |        |         |            |                |         |
| \$ AA | ADTIL        | ADC Auto-monitor     | ADC Auto-monitor Overflow threshold low byte  |                 |        |         |            |                |         |
| \$ A9 | PORTE        | Port Output E (for c | Port Output E (for compatible with LGT8FX8D)  |                 |        |         |            |                |         |
| \$ A8 | DDRE         | Data Direction E (fo | or compatible with LGT8                       | FX8D)           |        |         |            |                |         |
| \$ A7 | PINE         | Port Input E (for co | mpatible with LGT8FX8                         | D)              |        |         |            |                |         |
| \$ A6 | ADT0H        | ADC Auto-monitor     | underflow threshold high                      | h byte          |        |         |            |                |         |
| \$ A5 | ADT0L        | ADC Auto-monitor     | underflow threshold low                       | byte            |        |         |            |                |         |
| \$ A4 | OFR1         | ADC positive offset  | t trimming                                    |                 |        |         |            |                |         |
| \$ A3 | OFR0         | ADC negative offse   | t trimming                                    |                 |        |         |            |                |         |
| \$ A1 | DALR         | DAC data register    |                                               |                 |        |         |            |                |         |
| \$ A0 | DACON        | -                    | -                                             |                 | -      | DACEN   | DAOE       | DAVS1          | DAVS0   |
| \$ 9F | OCR3CH       | Compare output reg   | ister high byte of Timer3                     | C channel       |        |         |            |                |         |
| \$ 9E | OCR3CL       | Compare output reg   | ister low byte of Timer3                      | C channel       |        |         |            |                |         |
| \$ 9D | DTR3H        | Dead-band register   | high byte of Timer3                           |                 |        |         |            |                |         |
| \$ 9C | DTR3L        | Dead-band register   | low byte of Timer3                            |                 |        |         |            |                |         |
| \$ 9B | OCR3BH       | Compare output reg   | sister high byte of Timer3                    | B channel       |        |         |            |                |         |
| \$ 9A | OCR3BL       | Compare output reg   | sister low byte of Timer3                     | B channel       |        |         |            |                |         |
| \$ 99 | OCR3AH       | Compare output reg   | ister high byte of Timer3                     | A channel       |        |         |            |                |         |
| \$ 98 | OCR3AL       | Compare output reg   | sister low byte of Timer3                     | A channel       |        |         |            |                |         |
| \$ 97 | ICR3H        |                      | er high byte of Timer3                        |                 |        |         |            |                |         |
| \$ 96 | ICR3L        |                      | er low byte of Timer3                         |                 |        |         |            |                |         |
| \$ 95 | TCNT3H       | Counter register hig |                                               |                 |        |         |            |                |         |
| \$ 94 | TCNT3L       | Counter register lov | v byte of Timer3                              |                 |        |         |            |                |         |
| \$ 93 | TCCR3D       | Control register D o | of Timer3                                     |                 |        |         |            |                |         |

 \$ 92
 TCCR3C
 Control register C of Timer3

 \$ 91
 TCCR3B
 Control register B of Timer3

 \$ 90
 TCCR3A
 Control register A of Timer3

 \$ 8D
 DTR1I
 Dead-band register high byte of Timer1

 \$ 8C
 DTR1L
 Dead-band register low byte of Timer1

 \$ 8B
 OCR1BB
 Timer 1 Output Compare B High

- 247 -

## Page 255

| LGT8F. | X8P Series | - Programming !       | Manual 1.0.1 |        |                 |        | LogicGreen | Technologies C | o., LTD |
|--------|------------|-----------------------|--------------|--------|-----------------|--------|------------|----------------|---------|
| Addr   | Name       | Bit7                  | Bit6         | Bit5   | Bit4            | Bit3   | Bit2       | Bit1           | Bit0    |
| \$ 8A  | OCRIBL     | Timer 1 Output Comp   | pare B Low   |        |                 |        |            |                |         |
| \$ 89  | OCR1AH     | Timer 1 Output Comp   | pare A High  |        |                 |        |            |                |         |
| \$ 88  | OCRIAL     | Timer 1 Output Comp   | sare A Low   |        |                 |        |            |                |         |
| \$ 87  | ICR1H      | Timer 1 Input Capture |              |        |                 |        |            |                |         |
| \$ 86  | ICRIL      | Timer 1 Input Capture |              |        |                 |        |            |                |         |
| \$ 85  | TCNT1H     | Timer 1 Counter High  |              |        |                 |        |            |                |         |
| \$ 84  | TCNT1L     | Timer 1 Counter Low   |              |        |                 |        |            |                |         |
| \$ 83  | TCCR1D     | DSX17                 | DSX16        | DSX15  | DAX14           |        |            | DSX11          | DSX10   |
| \$ 82  | TCCR1C     | FOC1A                 | FOC1B        | DOC1B  | DOC1A           | DTEN1  |            |                |         |
| \$ 81  | TCCR1B     | ICNC1                 | ICES1        |        | WGM13           | WGM12  |            | CS1            |         |
| \$ 80  | TCCR1A     | COM1A1                | COM1A0       | COM1B1 | COM1B0          |        |            | WGM11          | WGM10   |
| \$ 7F  | DIDR1      | PE7D                  | PE6D         | PE0D   | COPD            | PF0D   | PC7D       | PD7D           | PD6D    |
| \$ 7E  | DIDR0      | PE3D                  | PEID         | PC5D   | PC4D            | PC3D   | PC2D       | PC1D           | PC0D    |
| \$ 7D  | ADCSRC     | OFEN                  | -            | SPN    | AMEN            | -      | SPD        | DIFS           | ADTM    |
| \$ 7C  | ADMUX      | REFS1                 | REFS0        | ADLAR  |                 |        | CHMUX      |                |         |
| \$ 7B  | ADCSRB     | CME01                 | CME00        | CME11  | CME10           | -      |            | ADTS           |         |
| \$ 7A  | ADCSRA     | ADEN                  | ADSC         | ADATE  | ADIF            | ADIE   |            | ADPS           |         |
| \$ 79  | ADCH       | ADC Data High         |              |        |                 |        |            |                |         |
| \$ 78  | ADCL       | ADC Data Low          |              |        |                 |        |            |                |         |
| \$ 76  | DIDR2      |                       | PB5D         |        | -               |        |            |                |         |
| \$ 75  | IVBASE     | Interrupt Vector Base | Address      |        |                 |        |            |                |         |
| \$ 74  | PCMSK4     |                       |              |        |                 |        |            |                |         |
| \$ 73  | PCMSK3     | PCINT [39:32]         |              |        |                 |        |            |                |         |
| \$ 71  | TIMSK3     |                       |              | ICIE3  | -               | OCIE3C | OCIE3B     | OCIE3A         | TOIE3   |
| \$ 70  | TIMSK2     | -                     | -            | -      | -               | -      | OCIE2B     | OCIE2A         | TOIE2   |
| \$ 6F  | TIMSK1     |                       | -            | ICIE1  |                 | -      | OCIE1B     | OCIE1A         | TOIE1   |
| \$ 6E  | TIMSK0     |                       | -            |        | -               | -      | OCIE0B     | OCIE0A         | TOIE0   |
| \$ 6D  | PCMSK2     | PCINT [23:16]         |              |        |                 |        |            |                |         |
| \$ 6C  | PCMSK1     | PCINT [15: 8]         |              |        |                 |        |            |                |         |
| \$ 6B  | PCMSK0     | PCINT [7: 0]          |              |        |                 |        |            |                |         |
| \$ 69  | EICRA      | -                     | -            | -      | -               | ISC11  | ISC10      | ISC01          | ISC00   |
| \$ 68  | PCICR      | -                     | -            |        | PCIE4           | PCIE3  | PCIE2      | PCIE1          | PCIE0   |
| \$ 67  | RCKCAL     | RC32K Calibration     |              |        |                 |        |            |                |         |
| \$ 66  | RCMCAL     | RC32M Calibration     |              |        |                 |        |            |                |         |
| \$ 65  | PRR1       | -                     | -            | PRWDT  |                 | PRTIM3 | PREFL      | PRPCI          |         |
| \$ 64  | PRR / 0    | PRTWI                 | PRTIM2       | PRTIM0 | -               | PRTIM1 | PRSPI      | PRUART0        | PRADC   |
| \$ 62  | VDTCR      | WCE                   | SWR          |        |                 | VDTS   |            | VDREN          | VDTEN   |
| \$ 61  | CLKPR      | WCE                   | CKOE1        | CKOE0  | -               |        | CL         | KPS            |         |
| \$ 60  | WDTCSR     | WDIF                  | WDIE         | WDP3   | WDCE            | WDE    | WDP2       | WDP1           | WDP0    |
|        |            |                       |              | Dir    | rectIO Register |        |            |                |         |
| \$ 5F  | SREG       | I                     | T            | Н      | s               | V      | N.         | Z              | С       |
| \$ 5E  | SPH        | Stack Point High      |              |        |                 |        |            |                |         |

## Page 256

| LGT8F2         | X8P Series   | - Programming       | Manual 1.0.1         |                  |         |                 | LogicGreen   | Technologies (  | Co., LTD       |
|----------------|--------------|---------------------|----------------------|------------------|---------|-----------------|--------------|-----------------|----------------|
| Addr           | Name         | Bit7                | Bit6                 | Bit5             | Bit4    | Bit3            | Bit2         | Bit1            | Bit0           |
| \$ 5D          | SPL          | Stack Point Low     |                      |                  |         |                 |              |                 |                |
| \$ 5C          | E2PD3        | E2PCTL Data regis   | ter byte 3           |                  |         |                 |              |                 |                |
| \$ 5B          | CITR         | AC1 trimming data   |                      |                  |         |                 |              |                 |                |
| \$ 5A          | E2PD1        | E2PCTL Data regis   | ter byte1            |                  |         |                 |              |                 |                |
| \$ 59          | DSAH         | DSA [31:16] access  | port of uDSC         |                  |         |                 |              |                 |                |
| \$ 58          | DSAL         | DSA [15: 0] access  | port of uDSC         |                  |         |                 |              |                 |                |
| \$ 57          | E2PD2        | E2PCTL Data regis   | ter byte 2           |                  |         |                 |              |                 |                |
| \$ 56          | ECCR         | WEN                 | EEN                  | ERN              | SWM     | CP1             | CP0          | ECS1            | ECS0           |
| \$ 55          | MCUCR        | FWKEN               | FPDEN                | SWR              | PUD     | IRLD            | IFAIL        | IVSEL           | WCE            |
| \$ 54          | MCUSR        | SWDD                | -                    | -                | OCDRF   | WDRF            | BORF         | EXTRF           | PORF           |
| \$ 53          | SMCR         |                     |                      | -                | -       |                 | SM           |                 | SE             |
| \$ 52          | C0TR         | AC0 Trimming regi   | ster                 |                  |         |                 |              |                 |                |
| \$ 51          | C0XR         |                     | COOE                 | C0HYSE           | C0PS0   | C0WKE           | C0FEN        | C0FS1           | C0FS0          |
| \$ 50          | <u>COSR</u>  | C0D                 | C0BG                 | COO              | C0I     | C0IE            | COIC         | C               | OIS            |
| \$ 4F          | DTR0         | TC0 Dead-band tim   | ing control register |                  |         |                 |              |                 |                |
| \$ 4E          | SPDR         | SPI Data register   |                      |                  |         |                 |              |                 |                |
| \$ 4D          | SPSR         | SPIF                | WCOL                 | -                | -       |                 | DUAL         |                 | SPI2X          |
| \$ 4C          | SPCR         | SPIE                | SPE                  | DORD             | MSTR    | CPOL            | CPHA         | S               | SPR .          |
| \$ 4B          | GPIOR2       | General Purpose Re  | gister 2             |                  |         |                 |              |                 |                |
| \$ 4A          | GPIOR1       | General Purpose Re  | gister 1             |                  |         |                 |              |                 |                |
| \$ 49          | TCCR0C       | DSX07               | DSX06                | DSX05            | DSX04   | -               |              | DSX01           | DSX00          |
| \$ 48          | OCR0B        | Timer 0 Output Cor  | npare Register B     |                  |         |                 |              |                 |                |
| \$ 47          | OCR0A        | Timer 0 Output Cor  | npare Register A     |                  |         |                 |              |                 |                |
| \$ 46          | TCNT0        | Timer 0 Counter     |                      |                  |         |                 |              |                 |                |
| \$ 45          | TCCR0B       | FOC0A               | FOC0B                | OC0AS            | DTEN0   | WGM02           | CS02         | CS01            | CS00           |
| \$ 44          | TCCR0A       | COM0A1              | COM0A0               | COM0B1           | COM0B0  | DOC0B           | DOC0A        | WGM01           | WGM00          |
| \$ 43          | GTCCR        | TSM                 |                      | -                | -       |                 |              | PSRASY          | PSRSYNO        |
| \$ 42          | EEARH        | E2PCTL Address H    |                      |                  |         |                 |              |                 |                |
| \$ 41          | EEARL        | E2PCTL Address L    |                      |                  |         |                 |              |                 |                |
| \$ 40          | E2PD0        | E2PCTL Data byte    |                      |                  |         |                 |              |                 |                |
| \$ 3F          | EECR         | EEPM2               | EEPM2                | EEPM1            | EEPM0   | EERIE           | EEMWE        | EEWE            | EERE           |
| \$ 3E          | GPIOR0       | General Purpose Re  | gister 0             |                  |         |                 |              |                 |                |
| \$ 3D          | EIMSK        |                     |                      |                  |         | •               |              | INT1            | INT0           |
| \$ 3C<br>\$ 3B | EIFR         | •                   |                      |                  | -       | PCIF3           | DCIE2        | INTF1 PCIF1     | INTF0<br>PCIF0 |
|                | PCIFR        | •                   |                      |                  | C1PS0   |                 | PCIF2        |                 | C1FS0          |
| \$ 3A<br>\$ 39 | C1XR<br>SPFR | RDFULL              | C10E<br>RDEMPT       | C1HYSE<br>RDPTR1 | RDPTR0  | C1WKE<br>WRFULL | CIFEN WREMPT | C1FS1<br>WRPTR1 | WRPTRO         |
| \$ 39          | TIFR3        | RINULL              | KDAIMP I             | ICF3             | KDF IRU | WRFULL -        | OCF3B        | OCF3A           | TOV3           |
| \$ 37          | TIFR2        |                     |                      | .cr3             |         |                 | OCF2B        | OCF2A           | TOV2           |
| \$ 36          | TIFRI        |                     |                      | ICF1             |         |                 | OCF1B        | OCF1A           | TOV1           |
| \$ 35          | TIFRO        |                     | -                    | -                | -       |                 | OCF0B        | OCF0A           | TOV0           |
| \$ 34          | PORTE        | Port Output of Grou | up F                 |                  |         |                 |              |                 |                |
|                |              |                     | -                    |                  |         |                 |              |                 |                |

- 249 -

## Page 257

 LOgicGreen Technologies Co., LTD

 Addr
 Name
 Bid?
 Bid
 Bid</th

| \$ 32 | PINF  | Port Input of Group F       |                          |     |     |     |      |     |     |
|-------|-------|-----------------------------|--------------------------|-----|-----|-----|------|-----|-----|
| \$ 31 | DSDY  | DSDY access port of uDSC    | DSDY access port of uDSC |     |     |     |      |     |     |
| \$ 30 | DSDX  | DSDX access port of uDSC    | :                        |     |     |     |      |     |     |
| \$ 2F | CISR  | CID                         | C1BG                     | C10 | CII | CHE | C1IC | CHS |     |
| \$ 2E | PORTE | Port Output of Group E      |                          |     |     |     |      |     |     |
| \$ 2D | DDRE  | Data Direction of Group E   |                          |     |     |     |      |     |     |
| \$ 2C | PINE  | Port Input of Group E       |                          |     |     |     |      |     |     |
| \$ 2B | PORTD | Port Output of Group D      |                          |     |     |     |      |     |     |
| \$ 2A | DDRD  | Data Direction of Group D   |                          |     |     |     |      |     |     |
| \$ 29 | PIND  | Port Input of Group D       |                          |     |     |     |      |     |     |
| \$ 28 | PORTC | Port Output of Group C      |                          |     |     |     |      |     |     |
| \$ 27 | DDRC  | Data Direction of Group C   |                          |     |     |     |      |     |     |
| \$ 26 | PINC  | Port Input of Group C       |                          |     |     |     |      |     |     |
| \$ 25 | PORTB | Port Output of Group B      |                          |     |     |     |      |     |     |
| \$ 24 | DDRB  | Data Direction of Group B   |                          |     |     |     |      |     |     |
| \$ 23 | PINB  | Port Input of Group B       |                          |     |     |     |      |     |     |
| \$ 22 | DSSD  | DSSD access port of uDSC    |                          |     |     |     |      |     |     |
| \$ 21 | DSIR  | Instruction regiter of uDSC |                          |     |     |     |      |     |     |
| \$ 20 | DSCR  | DSUEN                       | MM                       | DI  | D0  | -   | DSN  | DSZ | DSC |
|       |       |                             |                          |     |     |     |      |     |     |

- 250 -

## Page 258

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

## Instruction set

| instruction     | Operands              | description                       | operating                                  | Mark bit      | cycle |
|-----------------|-----------------------|-----------------------------------|--------------------------------------------|---------------|-------|
| Arithmetic logi | ic instructions       |                                   |                                            |               |       |
| ADD             | $R_{\ d}$ , $R_{\ r}$ | Register is added                 | $R_d \leftarrow R_d + R_r$                 | Z, C, N, V, H | 1     |
| ADC             | $R_{\ d}$ , $R_{\ r}$ | Supports with carry registers     | $R_d \leftarrow R_d + R_r + C$             | Z, C, N, V, H | 1     |
| ADIW            | $R_{\ dl}$ , $K$      | Immediate additions to words      | $R_{dh}:R_{dl} \leftarrow R_{dh}:R_{dl}+K$ | Z, C, N, V, S | 1     |
| SUB             | $R_{\ d}$ , $R_{\ r}$ | Register addition and subtraction | $R_d \leftarrow R_d - R_r$                 | Z, C, N, V, H | 1     |
| SUBI            | R $_{\rm d}$ , K      | Register decrements               | $R _d \leftarrow R _d - K$                 | Z, C, N, V, H | 1     |

|                  |                                |                                                  | LGTOTOOF LGTOTIC                                                                                                                             | JOF LOTOI.    | 320 |
|------------------|--------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|
| SBC              | $R_{\ d}$ , $R_{\ r}$          | The register with the borrow is added and subtr  | radRed←R d - R r - C                                                                                                                         | Z, C, N, V, H | 1   |
| SBCI             | $R_{\ d}$ , $K$                | The register with borrow is decremented          | $R_d \leftarrow R_d - K - C$                                                                                                                 | Z, C, N, V, H | 1   |
| SBIW             | $R  \mbox{\tiny dl} \; , \; K$ | Immediate subtraction with words                 | $R_{\text{ dh}}:R_{\text{ dl}} \leftarrow R_{\text{ dh}}:R_{\text{ dl}} - K$                                                                 | Z, C, N, V, S | 1   |
| AND              | $R_{\ d}$ , $R_{\ r}$          | Logical and                                      | $R \mathrel{{}_{\scriptscriptstyle d}} \leftarrow R \mathrel{{}_{\scriptscriptstyle d}} \& R \mathrel{{}_{\scriptscriptstyle r}}$            | Z, N, V       | 1   |
| ANDI             | $R_{\text{d}}$ , $K$           | Register logic and constants                     | $R \mathrel{{}_{\scriptscriptstyle d}} \leftarrow R \mathrel{{}_{\scriptscriptstyle d}} \& K$                                                | Z, N, V       | 1   |
| OR               | $R_{\ d}$ , $R_{\ r}$          | Logical or                                       | $R_d \leftarrow R_d \mid R_r$                                                                                                                | Z, N, V       | 1   |
| ORI              | $R_{\ d}$ , $K$                | Register logic or constant                       | $R_d \leftarrow R_d \mid K$                                                                                                                  | Z, N, V       | 1   |
| EOR              | $R_{\ d}$ , $R_{\ r}$          | Register exclusive OR                            | $R \mathrel{d} \leftarrow R \mathrel{d} \oplus {}_{\mathbb{R}^{\mathrm{r}}}$                                                                 | Z, N, V       | 1   |
| Com              | R d                            | Reverse code                                     | $R_d \leftarrow \$ \ FF - R_d$                                                                                                               | Z, C, N, V    | 1   |
| NEG              | R d                            | 2 forcibly                                       | $R_d \leftarrow \$~00 - R_d$                                                                                                                 | Z, C, N, V, H | 1   |
| SBR              | $R_{\ d}$ , $K$                | Set the bits in the register                     | $R \mathrel{{}_{\scriptscriptstyle d}} \leftarrow R \mathrel{{}_{\scriptscriptstyle d}} v \; K$                                              | Z, N, V       | 1   |
| CBR              | $R_d$ , $K$                    | The bits in the clear register                   | $R \mathrel{{}_{\scriptscriptstyle d}} \leftarrow R \mathrel{{}_{\scriptscriptstyle d}} v \ (\$ \ FF \mathrel{{}_{\scriptscriptstyle -}} K)$ | Z, N, V       | 1   |
| INC              | R d                            | Increment                                        | $R_d \leftarrow R_d + 1$                                                                                                                     | Z, N, V       | 1   |
| DEC              | R d                            | Diminished                                       | $R_d \leftarrow R_d - 1$                                                                                                                     | Z, N, V       | 1   |
| TST              | R d                            | The test is 0 or negative                        | $R \mathrel{{}_{\scriptscriptstyle d}} \leftarrow R \mathrel{{}_{\scriptscriptstyle d}} \& R \mathrel{{}_{\scriptscriptstyle d}}$            | Z, N, V       | 1   |
| CLR              | R d                            | Clear register                                   | $R_d \leftarrow R_d \oplus R_d$                                                                                                              | Z, N, V       | 1   |
| SER              | R d                            | The register is all set to 1                     | $R_d \leftarrow \$ \ FF$                                                                                                                     | None          | 1   |
| MUL              | $R_{\rm d}$ , $R_{\rm r}$      | Unsigned multiplication                          | $R_{\ 1}:R_{\ 0} \longleftarrow R_{\ d}xR_{\ r}$                                                                                             | Z, C          | 1   |
| MULS             | $R_{\rm d}$ , $R_{\rm r}$      | Symbolic multiplication                          | $R_{\ 1}:R_{\ 0} \longleftarrow R_{\ d}xR_{\ r}$                                                                                             | Z, C          | 1   |
| MULSU            | $R_{\rm d}$ , $R_{\rm r}$      | Signed number of unsigned numbers                | $R_{\ 1}:R_{\ 0} \longleftarrow R_{\ d}xR_{\ r}$                                                                                             | Z, C          | 1   |
| FMUL             | $R_{\rm d}$ , $R_{\rm r}$      | Unsigned multiplication                          | $R_{l}:R_{0} \leftarrow (R_{d}xR_{r}) << 1$                                                                                                  | Z, C          | 1   |
| FMULS            | $R_{\rm d}$ , $R_{\rm r}$      | Signed multiplication, shift                     | $R_{l}:R_{0} \leftarrow (R_{d}xR_{r}) << 1$                                                                                                  | Z, C          | 1   |
| FMULSU           | $R_{\ d}$ , $R_{\ r}$          | Signed number of unsigned numbers, shifted       | $R_{\text{ I}}:R_{\text{ 0}} \leftarrow (R_{\text{ d}} \times R_{\text{ r}}) << 1$                                                           | Z, C          | 1   |
| Jump instruction | n                              |                                                  |                                                                                                                                              |               |     |
| RJMP             | K                              | Relative jump                                    | $PC \leftarrow PC + K + 1$                                                                                                                   | None          | 1   |
| IJMP             |                                | Indirect jump (to Z point to address)            | $PC \leftarrow Z$                                                                                                                            | None          | 2   |
| JMP              | K                              | Direct jump                                      | $PC \leftarrow K$                                                                                                                            | None          | 2   |
| RCALL            | K                              | Relative address subroutine call                 | $PC \leftarrow PC + K + 1$                                                                                                                   | None          | 1   |
| ICALL            |                                | Indirect subroutine call (Z point to address) PC | E ← Z                                                                                                                                        | None          | 2   |
| CALL             | K                              | Direct subroutine call                           | $PC \leftarrow K$                                                                                                                            | None          | 2   |
| RET              |                                | Subroutine returns                               | $PC \leftarrow Stack$                                                                                                                        | None          | 2   |
| RETI             |                                | Interrupt the return                             | $PC \leftarrow Stack$                                                                                                                        | I             | 2   |

- 251 -

Page 259

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

| instruction  | Operands                  | description                                     | operating                                                 | Mark bit      | cycle |
|--------------|---------------------------|-------------------------------------------------|-----------------------------------------------------------|---------------|-------|
| Jump instruc | tion (continued)          |                                                 |                                                           |               |       |
| CPSE         | $R_{\rm d}$ , $R_{\rm r}$ | Equal jump                                      | If $(R_d = R_r)$ PC $\leftarrow$ PC + 2 or 3              | None          | 1/2   |
| CP           | $R_{\rm d}$ , $R_{\rm r}$ | Comparison                                      | R d - R r                                                 | Z,N,V,C,H     | 1     |
| The          | $R_{\rm d}$ , $R_{\rm r}$ | With carry comparison                           | R d - R r - C                                             | Z, N, V, C, H | 1     |
| CPI          | $R_d$ , $K$               | Compare with immediate data                     | R d - K                                                   | Z, N, V, C, H | 1     |
| SBRC         | $R_{\rm r}$ , $b$         | The bit is 0 to skip the next instruction       | If $(R \cdot (b) = 0) PC \leftarrow PC + 2 \text{ or } 3$ | None          | 1/2   |
| SBRS         | $R_{\rm r}$ , $b$         | Bit 1 skip the next instruction                 | If $(R \cdot (b) = 1) PC \leftarrow PC + 2 \text{ or } 3$ | None          | 1/2   |
| SBIC         | P, b                      | The I / O bit is 0 to skip the next instruction | If $(P(b) = 0) PC \leftarrow PC + 2 \text{ or } 3$        | None          | 1/2   |
| SBIS         | P, b                      | The I / O bit is 1 to skip the next instruction | If $(P(b) = 1) PC \leftarrow PC + 2 \text{ or } 3$        | None          | 1/2   |
| BRBS         | s, k                      | The status flag is 1 to jump                    | If (SREG (S) = 1) PC $\leftarrow$ PC + K + 1              | None          | 1/2   |
| BRBC         | s, k                      | The status flag is 0 to jump                    | If (SREG (S) = 0) PC $\leftarrow$ PC + K + 1              | None          | 1/2   |
| BREQ         | k                         | Equal jump                                      | if $(Z = 1)$ then $PC \leftarrow PC + k + 1$              | None          | 1/2   |
| BRNE         | k                         | Ranging from jumping                            | if $(Z = 0)$ then $PC \leftarrow PC + k + 1$              | None          | 1/2   |
| BRCS         | k                         | Carry is jump                                   | if $(C = 1)$ then $PC \leftarrow PC + k + 1$              | None          | 1/2   |
| BRCC         | k                         | No carry jump                                   | if $(C = 0)$ then $PC \leftarrow PC + k + 1$              | None          | 1/2   |
| BRSH         | k                         | Not less than the jump                          | if $(C = 0)$ then $PC \leftarrow PC + k + 1$              | None          | 1/2   |
| BRLO         | k                         | Less than jump                                  | if (C = 1) then PC $\leftarrow$ PC + k + 1                | None          | 1/2   |

| BRMI                                    | k                                                                           | Jump for negative                                                                                                                                                                       | if (N = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                   | None                                    | 1/2                                  |
|-----------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------|
| BRPL                                    | k                                                                           | For the regular jump                                                                                                                                                                    | if (N = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                   | None                                    | 1/2                                  |
| BRGE                                    | k                                                                           | Signed not to jump                                                                                                                                                                      | if (N $\oplus$ V = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                        | None                                    | 1/2                                  |
| BRLT                                    | k                                                                           | Signed less than 0 jumps                                                                                                                                                                | if (N $\oplus$ V = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                        | None                                    | 1/2                                  |
| BRHS                                    | k                                                                           | Half carry for 1 jump                                                                                                                                                                   | if (H = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                   | None                                    | 1/2                                  |
| BRHC                                    | k                                                                           | Half carry is 0 to jump                                                                                                                                                                 | if (H = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                   | None                                    | 1/2                                  |
| BRTS                                    | k                                                                           | T is set to jump                                                                                                                                                                        | if $(T = 1)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                 | None                                    | 1/2                                  |
| BRTC                                    | k                                                                           | T is cleared                                                                                                                                                                            | if $(T = 0)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                 | None                                    | 1/2                                  |
| BRVS                                    | k                                                                           | Overflow jumps                                                                                                                                                                          | $f\left(V=1\right) \text{ then } PC \leftarrow PC + k + 1$                                                                                                                                                                                                   | None                                    | 1/2                                  |
| BRVC                                    | k                                                                           | Do not overflow is jump                                                                                                                                                                 | $f\left(V=0\right) \text{ then } PC \leftarrow PC + k + 1$                                                                                                                                                                                                   | None                                    | 1/2                                  |
| BRIE                                    | k                                                                           | The global interrupt is enabled                                                                                                                                                         | $f\left(I=1\right) \text{ then } PC \leftarrow PC + k + 1$                                                                                                                                                                                                   | None                                    | 1/2                                  |
| BRID                                    | k                                                                           | The global interrupt is disabled                                                                                                                                                        | $f\left(I=0\right) \text{ then } PC \leftarrow PC + k + 1$                                                                                                                                                                                                   | None                                    | 1/2                                  |
|                                         |                                                                             |                                                                                                                                                                                         |                                                                                                                                                                                                                                                              |                                         |                                      |
| Data transfer                           | instructions                                                                |                                                                                                                                                                                         |                                                                                                                                                                                                                                                              |                                         |                                      |
| Data transfer MOV                       | instructions<br>Rd, Rr                                                      | Move data between registers                                                                                                                                                             | $Rd \leftarrow Rr$                                                                                                                                                                                                                                           | None                                    | 1                                    |
|                                         |                                                                             | Move data between registers  Move a word of data                                                                                                                                        | $Rd \leftarrow Rr$ $Rd + 1 \colon Rd \leftarrow Rr + 1 \colon Rr$                                                                                                                                                                                            | None<br>None                            | 1                                    |
| MOV                                     | Rd, Rr                                                                      |                                                                                                                                                                                         |                                                                                                                                                                                                                                                              |                                         |                                      |
| MOV<br>MOVW                             | Rd, Rr<br>Rd, Rr                                                            | Move a word of data                                                                                                                                                                     | $Rd+1 \colon Rd \leftarrow Rr+1 \colon Rr$                                                                                                                                                                                                                   | None                                    | 1                                    |
| MOV<br>MOVW<br>LDI                      | Rd, Rr<br>Rd, Rr<br>Rd, K                                                   | Move a word of data  Load Immediate                                                                                                                                                     | $Rd + 1 \colon Rd \leftarrow Rr + 1 \colon Rr$ $Rd \leftarrow K$                                                                                                                                                                                             | None<br>None                            | 1                                    |
| MOV<br>MOVW<br>LDI<br>LD                | Rd, Rr<br>Rd, Rr<br>Rd, K<br>Rd, X                                          | Move a word of data  Load Immediate  Indirect loading                                                                                                                                   | $Rd + 1$ : $Rd \leftarrow Rr + 1$ : $Rr$<br>$Rd \leftarrow K$<br>$Rd \leftarrow (X)$<br>$Rd \leftarrow (X), X \leftarrow X + 1$                                                                                                                              | None<br>None                            | 1<br>1<br>1/2                        |
| MOV MOVW LDI LD                         | Rd, Rr<br>Rd, Rr<br>Rd, K<br>Rd, X<br>Rd, X +                               | Move a word of data  Load Immediate  Indirect loading  Indirect load, address increment                                                                                                 | $Rd + 1$ : $Rd \leftarrow Rr + 1$ : $Rr$<br>$Rd \leftarrow K$<br>$Rd \leftarrow (X)$<br>$Rd \leftarrow (X), X \leftarrow X + 1$                                                                                                                              | None<br>None<br>None                    | 1<br>1<br>1/2<br>1/2                 |
| MOV  MOVW  LDI  LD  LD  LD              | Rd, Rr Rd, Rr Rd, K Rd, X Rd, X + Rd, -X                                    | Move a word of data  Load Immediate  Indirect loading  Indirect load, address increment  The address is decremented and loaded indirectly                                               | $Rd+1 \colon Rd \leftarrow Rr+1 \colon Rr$ $Rd \leftarrow K$ $Rd \leftarrow (X)$ $Rd \leftarrow (X), X \leftarrow X+1$ $X \leftarrow X-1, Rd \leftarrow (X)$                                                                                                 | None None None None None                | 1<br>1<br>1/2<br>1/2<br>1/2          |
| MOV MOVW LDI LD LD LD LD LD             | Rd, Rr Rd, Rr Rd, K Rd, X Rd, X+ Rd, -X Rd, Y                               | Move a word of data Load Immediate Indirect loading Indirect load, address increment The address is decremented and loaded indirectly Indirect loading                                  | $\begin{split} Rd+1 \colon Rd &\leftarrow Rr+1 \colon Rr \\ Rd &\leftarrow K \\ Rd &\leftarrow (X) \\ Rd &\leftarrow (X), X \leftarrow X+1 \\ X \leftarrow X-1, Rd \leftarrow (X) \\ Rd &\leftarrow (Y) \\ Rd &\leftarrow (Y), Y \leftarrow Y+1 \end{split}$ | None None None None None None           | 1<br>1/2<br>1/2<br>1/2<br>1/2        |
| MOV MOVW LDI LD LD LD LD LD LD LD LD LD | Rd, Rr<br>Rd, Rr<br>Rd, K<br>Rd, X<br>Rd, X +<br>Rd, -X<br>Rd, Y<br>Rd, Y + | Move a word of data Load Immediate Indirect loading Indirect load, address increment The address is decremented and loaded indirectly Indirect loading Indirect load, address increment | $\begin{split} Rd+1 \colon Rd &\leftarrow Rr+1 \colon Rr \\ Rd &\leftarrow K \\ Rd &\leftarrow (X) \\ Rd &\leftarrow (X), X \leftarrow X+1 \\ X \leftarrow X-1, Rd \leftarrow (X) \\ Rd &\leftarrow (Y) \\ Rd &\leftarrow (Y), Y \leftarrow Y+1 \end{split}$ | None None None None None None None None | 1<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2 |

- 252 -

# Page 260

| ] | .GT8FX8P | Series - Progra | amming Manual 1.0.1                               |                                            | LogicGreen Technologies Co., LTD |      |     |
|---|----------|-----------------|---------------------------------------------------|--------------------------------------------|----------------------------------|------|-----|
|   | LD       | Rd, Z+          | Indirect load, address increment                  | $Rd \leftarrow (Z), Z \leftarrow Z + 1$    |                                  | None | 1/2 |
|   | LD       | Rd, -Z          | The address is decremented and loaded indirectly  | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$ |                                  | None | 1/2 |
|   | LDD      | Rd, Z + q       | Indirect loading with offset                      | $Rd \leftarrow (Z+q)$                      |                                  | None | 1/2 |
|   | LDS      | Rd, k           | Load directly from SRAM                           | $Rd \leftarrow (k)$                        |                                  | None | 2   |
|   | ST       | X, Rr           | Indirect storage                                  | $(X) \leftarrow Rr$                        |                                  | None | 1   |
|   | ST       | X+, Rr          | Indirect storage, address increment               | $(X) \leftarrow Rr,  X \leftarrow X + 1$   |                                  | None | 1   |
|   | ST       | -X, Rr          | The address is decremented and stored indirectly  | $X \leftarrow X - 1, (X) \leftarrow Rr$    |                                  | None | 1   |
|   | ST       | Y, Rr           | Indirect storage                                  | $(Y) \leftarrow Rr$                        |                                  | None | 1   |
|   | ST       | Y+, Rr          | Indirect storage, address increment               | $(Y) \leftarrow Rr,  Y \leftarrow Y + 1$   |                                  | None | 1   |
|   | ST       | -Y, Rr          | The address is decremented and stored indirectly  | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$    |                                  | None | 1   |
|   | STD      | Y + q, Rr       | Indirect storage with offset                      | $(Y+q) \leftarrow Rr$                      |                                  | None | 1   |
|   | ST       | Z, Rr           | Indirect storage                                  | $(Z) \leftarrow Rr$                        |                                  | None | 1   |
|   | ST       | Z+, Rr          | Indirect storage, address increment               | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$    |                                  | None | 1   |
|   | ST       | -Z, Rr          | The address is decremented and stored indirectly  | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$    |                                  | None | 1   |
|   | STD      | Z+q, Rr         | Indirect storage with offset                      | $(Z+q) \leftarrow Rr$                      |                                  | None | 1   |
|   | STS      | k, Rr           | Directly stored in the SRAM                       | $(k) \leftarrow Rr$                        |                                  | None | 2   |
|   | LPM      |                 | Load the program space data                       | $R0 \leftarrow (Z)$                        |                                  | None | 2   |
|   | LPM      | Rd, Z           | Load the program space data                       | $Rd \leftarrow (Z)$                        |                                  | None | 2   |
|   | LPM      | Rd, Z +         | Load the program data, the address is incremented | $dRd \leftarrow (Z), Z \leftarrow Z + 1$   |                                  | None | 2   |
|   | LD       | Rd, Z+          | Indirect load, address increment                  | $Rd \leftarrow (Z), Z \leftarrow Z + 1$    |                                  | None | 1   |
|   | LD       | Rd, -Z          | The address is decremented and loaded indirectly  | $Z \leftarrow Z - 1, Rd \leftarrow (Z)$    |                                  | None | 1   |
|   | LDD      | Rd, $Z + q$     | Indirect loading with offset                      | $Rd \leftarrow (Z+q)$                      |                                  | None | 1   |
|   | LDS      | Rd, k           | Load directly from SRAM                           | $Rd \leftarrow (k)$                        |                                  | None | 2   |
|   |          |                 |                                                   |                                            |                                  |      |     |
|   | IN       | Rd, P           | Read port                                         | $Rd \leftarrow P$                          |                                  | None | 1   |
|   | OUT      | P, Rr           | Write port                                        | $P \leftarrow Rr$                          |                                  | None | 1   |
|   | PUSH     | Rr              | Push the stack                                    | $STACK \leftarrow Rr$                      |                                  | None | 1   |
|   | POP      | Rd              | Out of stack                                      | $Rd \leftarrow STACK$                      |                                  | None | 1/2 |

| SBI  | P, b  | Set the IO register                            | $I / O(P, b) \leftarrow 1$                                                                     | None       | 1 |
|------|-------|------------------------------------------------|------------------------------------------------------------------------------------------------|------------|---|
| CBI  | P, b  | Clear the IO register                          | $I  /  O  (P,  b) \leftarrow 0$                                                                | None       | 1 |
| LSL  | Rd    | Logic left shift                               | $Rd\left( n+1\right) \leftarrow Rd\left( n\right) ,Rd\left( 0\right) \leftarrow 0$             | Z, C, N, V | 1 |
| LSR  | Rd    | Logically shifted right                        | $Rd\left( n\right) \leftarrow Rd\left( n+1\right) ,Rd\left( 7\right) \leftarrow 0$             | Z          | 1 |
| ROL  | Rd    | The loop containing the carry is shifted left  | $(0) \leftarrow C,  Rd  (n+1) \leftarrow Rd  (n),  C \leftarrow Rd  (7)  Z$                    |            | 1 |
| ROR  | Rd    | The loop containing the carry is shifted right | $(7) \leftarrow C,  Rd  (n) \leftarrow Rd  (n+1),  C \leftarrow Rd  (0)  Z$                    |            | 1 |
| ASR  | Rd    | Arithmetic right shift                         | $Rd\ (n) \leftarrow Rd\ (n+1), n=0; 6$                                                         | Z          | 1 |
| SWAP | Rd    | Bit exchange                                   | $(3 \colon 0) \leftarrow Rd\ (7 \colon 4),Rd\ (7 \colon 4) \leftarrow Rd\ (3 \colon 0) \ None$ |            | 1 |
| BSET | s     | Set the status bit                             | $SREG\left( s\right) \leftarrow 1$                                                             | SREG (s)   | 1 |
| BCLR | s     | Clear status bit                               | $SREG\left( s\right) \leftarrow 0$                                                             | SREG (s)   | 1 |
| BST  | Rr, b | Stored in the T bit                            | $T \leftarrow Rr\left(b\right)$                                                                | T          | 1 |
| BLD  | Rd, b | Read the T bit into the register               | $Rd\left( b\right) \leftarrow T$                                                               | None       | 1 |
| SEC  |       | Set the carry flag                             | $C \leftarrow 1$                                                                               | С          | 1 |
| CLC  |       | Clear carry mark                               | $C \leftarrow 0$                                                                               | С          | 1 |

- 253 -

Page 261

| LGT8FX8P Series - Prog   | gramming Manual 1.0.1                    | LogicGreen Technologies Co., | LogicGreen Technologies Co., LTD |     |  |
|--------------------------|------------------------------------------|------------------------------|----------------------------------|-----|--|
| SEN                      | Set the negative flag                    | $N \leftarrow 1$             | N.                               | 1   |  |
| CLN                      | Clear negative flag                      | $N \leftarrow 0$             | N.                               | 1   |  |
| SEZ                      | Set the zero flag                        | $Z \leftarrow 1$             | Z                                | 1   |  |
| CLZ                      | Clear the zero mark                      | $Z \leftarrow 0$             | Z                                | 1   |  |
| SEI                      | Enable global interrupts                 | $I \leftarrow 1$             | I                                | 1   |  |
| CLI                      | Disable global interrupts                | $I \leftarrow 0$             | I                                | 1   |  |
| SES                      | Set the symbol test flag                 | $S \leftarrow 1$             | S                                | 1   |  |
| CLS                      | Clear the symbol test flag               | $S \leftarrow 0$             | S                                | 1   |  |
| SEV                      | Set the twos complement overflow flag    | $V \leftarrow 1$             | V                                | 1   |  |
| CLV                      | Clear the two's complement overflow flag | $V \leftarrow 0$             | V                                | 1   |  |
| SET                      | Set the T bit (SREG)                     | $T \leftarrow 1$             | T                                | 1   |  |
| CLT                      | Clear T bit (SREG)                       | $T \leftarrow 0$             | Т                                | 1   |  |
| MCU control instructions |                                          |                              |                                  |     |  |
| NOP                      | Empty command                            |                              | None                             | 1   |  |
| SLEEP                    | Go to sleep mode                         |                              | None                             | 1   |  |
| WDR                      | Watchdog reset                           |                              | None                             | 1   |  |
| BREAK                    | Soft breakpoint                          | Only for debugging purposes  | None                             | N/A |  |
| NOP                      | Empty command                            |                              | None                             | 1   |  |
| SLEEP                    | Go to sleep mode                         |                              | None                             | 1   |  |

- 254 -

Page 262

LGT8FX8P Series - Programming Manual 1.0.1 LogicGreen Technologies Co., LTD

# Encapsulation parameters



LQFP32 Universal Dimension Definitions

| Character code | Minimum value | Typical value | The maximum value | unit |
|----------------|---------------|---------------|-------------------|------|
| D              | 8.90          | 9.00          | 9.10              | mm   |
| D1             | 6.90          | 7.00          | 7.10              | mm   |
| b              | 0.2           | 0.30          | 0.4               | mm   |
| e              | 0.75          | 0.80          | 0.85              | mm   |
| E              | 8.90          | 9.00          | 9.10              | mm   |
| E1             | 6.90          | 7.00          | 7.10              | mm   |
| C              | -             | 0.10          | -                 | mm   |
| L              | 0.55          | 0.60          | 0.65              | mm   |
| A 1            |               | 1.40          | _                 | mm   |

## Page 263



LogicGreen Technologies Co., LTD



### LQFP48 Universal size definition

| Character code | Minimum value | Typical value | The maximum value | unit |
|----------------|---------------|---------------|-------------------|------|
| D              | 8.80          | 9.00          | 9.20              | mm   |
| D1             | 6.80          | 7.00          | 7.20              | mm   |
| b              | 0.17          | 0.22          | 0.27              | mm   |
| e              | -             | 0.50BSC       | -                 | mm   |
| E              | 8.80          | 9.00          | 9.20              | mm   |
| E1             | 6.80          | 7.00          | 7.20              | mm   |
| C              | 0.09          | -             | 0.2               | mm   |
| L              | 0.45          | 0.60          | 0.75              | mm   |
| A1             | 1.35          | 1 40          | 1 45              | mm   |

- 256 -

Page 264

LGT8FX8P Series - Programming Manual 1.0.1

LogicGreen Technologies Co., LTD

# Version history

 $V1.0.1 \hspace{1.5cm} \textbf{Delete the I2C1 section, this feature is not available} \\$ 

2017/2/13 Perfect part of the definition of the register

V1.0.0 initial version

2016/12/29