

# 6.5-W Mono Class-D

# Audio Power Amplifier

# DESCRIPTION

The EUA2107 is a high efficiency, mono bridged-tied load (BTL), class-D audio power amplifier. Operating from a 12V power supply, EUA2107 is capable of delivering 6.5W of continuous output power to a  $8\Omega$  load with 10% THD+N. The EUA2107 features a differential input architecture offering improved noise immunity over a single-ended (SE) input amplifier. Amplifier gain is internally configured and can be selected to 12, 18, 23.6 or 35.5dB utilizing the Go and G1 gain select pins.

The EUA2107 also features short-circuit and thermal protection preventing the device from being damaged during a fault condition. The EUA2107 is available in thermally efficient 24-pin TSSOP package and does not require an external heat sink.

# **FEATURES**

- Wide Supply Voltage: 8V to 24V
- Unique Modulation Scheme Reduces EMI Emission
- 6.5W into 8Ω Load From 12V Supply (10% THD+N)
- Short circuit Protection (Save two Schottky Diodes.) •
- Low Supply Current....8mA Typ at 12V •
- Shutdown Current.....1µA Typ
- 24-pin TSSOP Package with Thermal Pad
- RoHS compliant and 100% lead(Pb)-free •

#### APPLICATIONS

- 2.1 Notebook PCs
- LCD Monitors/TVs
- PC Surround Speakers
- Hands-Free Car Kits



# **Typical Application Circuit**





| 1 m Conngulations |                                                                                                                                            |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Package Type      | Pin Configurations                                                                                                                         |
| TSSOP-24          | (Top View)   INN 1 24 V <sub>cc</sub> INP 2 23 VREF   GAIN0 3 22 BYPASS   GAIN1 4 21 VDD   SHUTDOWN 5 Thermal 20 ROSC   PGND 6 Pad 19 AGND |
|                   | VCLAMP 7 18 AGND   BSN 8 17 BSP   PV <sub>cc</sub> 9 16 PV <sub>cc</sub> OUTN 10 15 OUTP   OUTN 11 14 OUTP   PGND 12 13 PGND               |

# **Pin Configurations**

# **Pin Description**

| PIN              | TSSOP-24 | I/O | DESCRIPTION                                                                                                                                                 |
|------------------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INN              | 1        | Ι   | Negative differential input                                                                                                                                 |
| INP              | 2        | Ι   | Positive differential input                                                                                                                                 |
| GAIN0            | 3        | Ι   | Bit 0 of gain control (see Table 1 for gain settings)                                                                                                       |
| GAIN1            | 4        | Ι   | Bit 1 of gain control (see Table 1 for gain settings)                                                                                                       |
| SHUTDOWN         | 5        | Ι   | Shutdown terminal (active low), TTL compatible, 21V compliant                                                                                               |
| PGND             | 6,12,13  |     | Power ground                                                                                                                                                |
| VCLAMP           | 7        | 0   | Connect 1µF capacitor to ground to provide reference voltage for H-bridge gates                                                                             |
| BSN              | 8        | Ι   | Bootstrap terminal for high-side gate drive of negative BTL output (connect a $0.22\mu$ F capacitor with a 51 $\Omega$ resistor in series from OUTN to BSN) |
| PV <sub>CC</sub> | 9,16     | Ι   | High-voltage power supply (for output stages)                                                                                                               |
| OUTN             | 10,11    | 0   | Negative BTL output, connect Schottky diode from PGND to OUTN for short-circuit protection                                                                  |
| OUTP             | 14,15    | 0   | Positive BTL output, connect Schottky diode from PGND to OUTP for short-circuit protection                                                                  |
| BSP              | 17       | Ι   | Bootstrap terminal for high-side gate drive of positive BTL output (connect a $0.22\mu$ F capacitor with a 51 $\Omega$ resistor in series from OUTP to BSP) |
| AGND             | 18,19    | Ι   | Analog ground terminal                                                                                                                                      |
| ROSC             | 20       | Ι   | Connect 120k $\Omega$ resistor to ground to set oscillation frequency                                                                                       |
| VDD              | 21       | Ι   | 4V internal regulator (connect a 220pF capacitor to ground)                                                                                                 |
| BYPASS           | 22       | Ι   | Connect 1µF capacitor to ground for BYPASS voltage filtering                                                                                                |
| VREF             | 23       | 0   | 4V internal regulator for control circuitry (connect a 0.1µF to 1µF capacitor to ground)                                                                    |
| V <sub>CC</sub>  | 24       | Ι   | Analog high-voltage power supply                                                                                                                            |



**Ordering Information** 

| Order Number | Package Type | Marking | <b>Operating Temperature Range</b> |
|--------------|--------------|---------|------------------------------------|
| EUA2107QIR1  | TSSOP-24     |         | -40 °C to +85°C                    |
|              |              | EUA2107 |                                    |

EUA2107



# **Block Diagram**





3



# **Absolute Maximum Ratings**

| Supply Voltage, V <sub>CC</sub> , PV <sub>CC</sub> 0.3 V to 26V     |
|---------------------------------------------------------------------|
| Load impedance, $R_L$ $\geq 7\Omega$                                |
| Input Voltage, SHUTDOWN0.3 V to V <sub>CC</sub> +0.3V               |
| Input Voltage, GAIN0, GAIN1                                         |
| Input Voltage, INN, INP                                             |
| Free-air Temperature Range, T <sub>A</sub> 40°C to +85°C            |
| Junction Temperature Range, T <sub>J</sub>                          |
| Storage Temperature Rang, T <sub>stg</sub>                          |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds +260°C |
| ESD Susceptibility (HBM)>2kV                                        |

# **Recommended Operating Conditions**

|                                                |                                    |                   | Min | Max | Unit |
|------------------------------------------------|------------------------------------|-------------------|-----|-----|------|
| Supply voltage                                 | V <sub>CC</sub> , PV <sub>CC</sub> | $R_L \ge 7\Omega$ | 8   | 24  | V    |
| Load Impedance, R <sub>L</sub>                 |                                    |                   | 7   |     | Ω    |
| High-level input voltage, V <sub>IH</sub>      | SHUTDOWN,G                         | 2                 |     | V   |      |
| Low-level input voltage, V <sub>IL</sub>       | GHUTDOWN,G                         |                   | 0.8 | V   |      |
| Operating free-air temperature, T <sub>A</sub> |                                    |                   | -40 | 85  | °C   |

# Electrical Characteristics $T_A = +25^{\circ}C$ , $PV_{CC}=V_{CC}=12V$ (Unless otherwise noted)

| Symbol                       | Daramatar                               | Conditions                                                                                |                                   | EUA2107 |      | 7    | Unit  |
|------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------|---------|------|------|-------|
| Symbol I al ameter Condition |                                         |                                                                                           | Min                               | Тур     | Max. | Umt  |       |
| Vog                          | Output offset voltage                   | V <sub>I</sub> = 0 V, A <sub>V</sub> =12dB, 18,23.6dB                                     |                                   |         |      | 50   | mV    |
| 1.08                         | (measured differentially)               | $V_{I} = 0 V, A_{V} = 360$                                                                | lB                                |         |      | 100  | 111 V |
| PSRR                         | Power supply rejection ratio            | $PV_{CC} = 12 V \text{ to } 1$<br>coupled to AGN                                          | 5 V, inputs ac<br>D, Gain = 32 dB |         | -60  |      | dB    |
| $ \mathbf{I}_{\mathrm{IL}} $ | High-level input current                | $PV_{CC} = 12 V, V_{I} =$                                                                 | = PV <sub>CC</sub>                |         |      | 1    | μΑ    |
| $ \mathbf{I}_{\mathrm{IH}} $ | Low-level input current                 | $PV_{CC} = 12 V, V_{I} =$                                                                 | = 0 V                             |         |      | 1    | μΑ    |
|                              |                                         | SHUTDOWN =2V, no load                                                                     |                                   |         | 8    | 15   | mA    |
| ICC                          | Supply current                          | $\overline{SHUTDOWN} = V_{CC}, V_{CC} = 18V,$<br>P <sub>0</sub> =6.5W, R <sub>L</sub> =8Ω |                                   |         | 0.42 |      | А     |
| ICC( <sub>SD</sub> )         | Supply current , shutdown mode          | SHUTDOWN =0.8V                                                                            |                                   |         | 1    | 2    | μΑ    |
| f <sub>S</sub>               | Switching frequency                     | $R_{OSC}=120k\Omega$                                                                      |                                   |         | 250  |      | kHz   |
| r <sub>DS</sub> (on)         | Output transistor on resistance (total) | $I_0=1A, T_J=+25^{\circ}C$                                                                |                                   |         |      | 1.4  | Ω     |
|                              |                                         | GAIN1=0.8V                                                                                | GAIN0=0.8V                        | 10.9    | 12   | 12.8 | dB    |
| C                            | Coin                                    |                                                                                           | GAIN0=2V                          | 17.1    | 18   | 18.5 |       |
| U                            | Valli                                   | CAIN1-2V                                                                                  | GAIN0=0.8V                        | 23      | 23.6 | 24.3 | dB    |
|                              |                                         | UAINT-2V                                                                                  | GAIN0=2V                          | 34.7    | 35.5 | 36.3 |       |

DS2107 Ver 1.0 June 2009



| Symbol           | Danamatan                         | Conditions                                                         | EUA2107 |       |     | I.I     |
|------------------|-----------------------------------|--------------------------------------------------------------------|---------|-------|-----|---------|
| Symbol           | Parameter                         | Conditions                                                         | Min     | Тур   | Max | Unit    |
| D                | Continuous output power           | THD+N=10%, f=1kHz, $R_L=8\Omega$                                   |         | 6.5   |     | W       |
| r <sub>0</sub>   |                                   | THD+N=1%, f=1kHz, $R_L=8\Omega$                                    |         | 5     |     | vv      |
| THD+N            | Total harmonic distortion +noise  | $P_0=3.25W$ , $R_L=8\Omega$ , f=1 kHz                              |         | 0.08% |     |         |
| Вом              | Maximum output power<br>bandwidth | THD=1%                                                             |         | 20    |     | kHz     |
| k <sub>svr</sub> | Supply ripple rejection ratio     | f=1kHz, C <sub>(BYPASS)</sub> =1uF                                 |         | -65   |     | dB      |
| SNR              | Signal-to-noise ratio             | $P_0=3.25W$ , $R_L=8\Omega$                                        |         | 92    |     | dB      |
| Vn               |                                   | C <sub>(BYPASS)</sub> =1uF, f=20Hz to 22kHz,<br>A-weighting filter |         | 180   |     | μV(rms) |
|                  | Noise output voitage              |                                                                    |         | 75    |     | dBV     |
| ZI               | Input impedance                   | See Table 1                                                        |         | >35   |     | kΩ      |

# Operating Characteristics $PV_{CC}=V_{CC}=12V$ , Gain=12dB, $T_A = +25^{\circ}C$ (Unless otherwise noted)

# Operating Characteristics $PV_{CC}=V_{CC}=18V$ , Gain=12dB, $T_A = +25^{\circ}C$ (Unless otherwise noted)

| Symbol           | Daramatar                         | Conditions                                                         | EUA2107 |       |     | Unit                |
|------------------|-----------------------------------|--------------------------------------------------------------------|---------|-------|-----|---------------------|
| Symbol           | rarameter                         | Conditions                                                         | Min     | Тур   | Max | Unit                |
| THD+N            | Total harmonic distortion +noise  | $P_0=3.25W$ , $R_L=8\Omega$ , f=1 kHz                              |         | 0.16% |     |                     |
| B <sub>OM</sub>  | Maximum output power<br>bandwidth | THD=1%                                                             |         | 20    |     | kHz                 |
| k <sub>svr</sub> | Supply ripple rejection ratio     | f=1kHz, C <sub>(BYPASS)</sub> =1uF                                 |         | -65   |     | dB                  |
| SNR              | Signal-to-noise ratio             | $P_{O}=3.25W, R_{L}=8\Omega$                                       |         | 92    |     | dB                  |
| Vn               | Noise output voltage              | C <sub>(BYPASS)</sub> =1uF, f=20Hz to 22kHz,<br>A-weighting filter |         | 200   |     | $\mu V(\text{rms})$ |
| vn               |                                   |                                                                    |         | 74    |     | dBV                 |
| ZI               | Input impedance                   | See Table 1                                                        |         | >35   |     | kΩ                  |





DS2107 Ver 1.0 June 2009







0755-82924118



EUTECH

# **Application Information**

#### **Gain Selection**

The gain of the EUA2107 is set by two input terminals, GAIN0 and GAIN1.

The gains listed in Table 1 are realized by changing the taps on the input resistors inside the amplifier. This causes the input impedance ( $Z_I$ ) to be dependent on the gain setting. The actual gain settings are controlled by ratios of resistors, so the gain variation from part-to-part is small. However, the input impedance may shift by 30% due to shifts in the actual resistance of the input resistors.

For design purposes, the input network (discussed in the next section) should be designed assuming an input impedance of 35 k $\Omega$ , which is the absolute minimum input impedance of the EUA2107. At the lower gain settings, the input impedance could increase as high as 260 k $\Omega$ .

|       |              | AMPLIFIER | INPUT          |
|-------|--------------|-----------|----------------|
| GAIN1 | <b>GAIN0</b> | GAIN (dB) | IMPEDANCE (kΩ) |
|       |              | ТҮР       | ТҮР            |
| 0     | 0            | 12        | 200            |
| 0     | 1            | 18        | 100            |
| 1     | 0            | 24        | 100            |
| 1     | 1            | 36        | 50             |

**Table.1 Gain Setting** 

#### **SHUTDOWN** Operation

The EUA2107 employs a shutdown mode of operation designed to reduce supply current ( $I_{CC}$ ) to the absolute minimum level during periods of non-use for battery-power conservation. The SHUTDOWN input terminal should be held high during normal operation when the amplifier is in use. Pulling SHUTDOWN low causes the outputs to mute and the amplifier to enter a low-current state,  $I_{CC(SD)} = 1\mu A$ . SHUTDOWN should never be left unconnected, because amplifier operation would be unpredictable. Ideally, the device should be held in shutdown when the system powers up and brought out of shutdown once any digital circuitry has settled. However, if SHUTDOWN is to be left unused, the terminal may be connected directly to  $V_{CC}$ .

#### **Short-Circuit Protection**

The EUA2107 has short circuit protection circuitry on the outputs that prevents damage to the device during output-to-output shorts, output-to-GND shorts, and output-to-VCC shorts. When a short-circuit is detected on the outputs, the part immediately disables the output drive and enters into shutdown mode. This is a latched fault and must be reset by cycling the voltage on the SHUTDOWN pin to a logic low and back to the logic high state for normal operation. This clears the short-circuit flag and allow for normal operation if the

DS2107 Ver 1.0 June 2009

short was removed. If the short was not removed, the protection circuitry again activates.

# **Thermal Protection**

Thermal protection on the EUA2107 prevents damage to the device when the internal die temperature exceeds  $150^{\circ}$ C. There is a  $\pm 15^{\circ}$ C tolerance on this trip point from device to device. Once the die temperature exceeds the thermal set point, the device enters into the shutdown state and the outputs are disabled. This is not a latched fault. The thermal fault is cleared once the temperature of the die is reduced by 40°C. The device begins normal operation at this point with no external system interaction.

#### **Input Resistance**

Each gain setting is achieved by varying the input resistance of the amplifier, which can range from its smallest value to over six times that value. As a result, if a single capacitor is used in the input high-pass filter, the -3 B or cutoff frequency also changes by over six times.



The -3 dB frequency can be calculated using Equation 1. Use Table 1 for  $Z_I$  values.

$$f = \frac{1}{2\pi Z_i C_i}$$
(1)

#### Input Capacitor, C<sub>I</sub>

In the typical application, an input capacitor  $(C_I)$  is required to allow the amplifier to bias the input signal to the proper dc level for optimum operation. In this case,  $C_I$  and the input impedance of the amplifier  $(Z_I)$  form a high-pass filter with the corner frequency determined in Equation 2.



The value of  $C_I$  is important, as it directly affects the bass (low-frequency) performance of the circuit. Consider the example where  $Z_I$  is 35 k $\Omega$  and the



8

www.mcu104.com

specification calls for a flat bass response down to 20 Hz. Equation 2 is reconfigured as Equation 3.

$$C_{i} = \frac{1}{2\pi Z_{i} f_{c}}$$
 -----(3)

In this example,  $C_I$  is  $0.22\mu F$ , so one would likely choose a value of  $0.47\mu F$ , as this value is commonly used. If the gain is known and will be constant, use  $Z_I$ from Table 1 to calculate  $C_I$ . A further consideration for this capacitor is the leakage path from the input source through the input network and the feedback network to the load. This leakage current creates a dc offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason a low-leakage tantalum or ceramic capacitor is the best choice.

#### **Power Supply Decoupling**

The EUA2107 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. The optimum decoupling is achieved by using two capacitors of different types that target different types of noise on the power supply leads.

For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 1 $\mu$ F placed as close as possible to the device V<sub>CC</sub> lead works best. For filtering lower-frequency noise signals, a larger capacitor of 10 $\mu$ F or greater placed near the audio power amplifier is recommended.

# **BSN and BSP Capacitors**

The full H-bridge output stage uses only NMOS transistors. It therefore requires bootstrap capacitors for the high side of each output to turn on correctly. A 0.22 $\mu$ F ceramic capacitor, rated for at least 25 V, must be connected from each output to its corresponding bootstrap input. Specifically, one 0.22 $\mu$ F capacitor must be connected from OUTP to BSP, and one 0.22 $\mu$ F capacitor must be connected from OUTP to BSP. (See Figure 1.)

# **VCLAMP** Capacitors

To ensure that the maximum gate-to-source voltage for the NMOS output transistors is not exceeded, an internal regulator clamps the gate voltage. A 1 $\mu$ F capacitor must be connected from VCLAMP (pin 7) to ground and must be rated for at least 25V. The voltage at VCLAMP (pin 7) varies with V<sub>CC</sub> and may not be used for powering any other circuitry.

# **Bypass Capacitor**

The bypass capacitor (C11 of Figure 1) is the most critical capacitor and serves several important functions. During start-up or recovery from shutdown mode,  $C_{BYPASS}$  determines the rate at which the amplifier starts up. The second function is to reduce noise produced by the power supply caused by coupling into the output drive signal. This noise is from the midrail generation circuit internal to the amplifier, which appears as degraded PSRR and THD+N.

Bypass capacitor (C11) values of  $1\mu$ F ceramic low-ESR capacitors is recommended for the best THD noise and de-pop performance. The bypass capacitor **must** be a value greater than the input capacitors for optimum de-pop performance.

# **VREF Decoupling Capacitor**

The VREF terminal (pin 23) is the output of an internally-generated 4V supply, used for the oscillator and gain setting logic. It requires a  $0.1\mu$ F to  $1\mu$ F capacitor to ground to keep the regulator stable. The regulator may not be used to power any additional circuitry.

# **VDD Decoupling Capacitor**

The VDD terminal (pin 21) is the output of an internally-generated 4V supply, used for un-shutdown logic circuit. It requires  $1\mu$ F capacitor to ground to keep the regulator stable.

# **Differential Input**

The differential input stage of the amplifier cancels any noise that appears on both input lines of the channel. To use the EUA2107 EVM with a differential source, connect the positive lead of the audio source to the INP input and the negative lead from the audio source to the INN input. To use the EUA2107 with a single-ended source, ac ground the INN input through a capacitor and apply the audio signal to the INP input. In a single-ended input application, the INN input should be ac-grounded at the audio source instead of at the device input for best noise performance.

# **Switching Frequency**

The switching frequency is determined using the values of the components connected to  $R_{\rm OSC}$  (pin 20) and the frequency can be varied from 200 kHz to 300 kHz by adjusting the values chosen for  $R_{\rm OSC}$ .

# **Using Low-ESR Capacitors**

Low-ESR capacitors are recommended throughout this application section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves like an ideal capacitor.

DS2107 Ver 1.0 June 2009



sales@mcu104.com

9

#### **Output Filter Considerations**

A ferrite bead filter (shown in Figure 15) should be used in order to pass FCC and/or CE radiated emissions specifications and if a frequency sensitive circuit operating higher than 1 MHz is nearby. The ferrite filter reduces EMI around 1 MHz and higher (FCC and CE only test radiated emissions greater than 30 MHz). When selecting a ferrite bead, choose one with high impedance at high frequencies, but very low impedance at low frequencies. Use an additional LC output filter if there are low frequency (<1 MHz) EMI sensitive circuits and/or there are long wires (greater than 11 inches) from the amplifier to the speaker, as shown in Figure 16.



Figure 15. Typical Ferrite Chip Bead Filter



Figure 16. Typical LC Output Ferrite for 8Ω Speaker



# **Package Information**









| SVMBOLS | MILLIMETERS |      | INCHES        |       |    |
|---------|-------------|------|---------------|-------|----|
| SIMBOLS | MIN.        | MAX. | MIN.          | MAX.  |    |
| А       | -           | 1.20 | -             | 0.047 |    |
| A1      | 0.00        | 0.15 | 0.000         | 0.006 |    |
| b       | 0.19        | 0.30 | 0.007         | 0.012 |    |
| E1      | 4.40        |      | 0.173         |       |    |
| D       | 7.80        |      | 0.307         |       |    |
| D1      | 4.          | .60  | 0.181         |       |    |
| E       | 6.20        | 6.60 | 0.244         | 0.260 |    |
| E2      | 1.88        |      | E2 1.88 0.074 |       | 74 |
| e       | 0.65        |      | 0.0           | 26    |    |
| L       | 0.45        | 0.75 | 0.018         | 0.030 |    |

11

